# 4-Mbit (512K x 8) Static RAM #### **Features** - Pin- and function-compatible with CY7C1049CV33 - High speed - $t_{AA} = 10 \text{ ns}$ - · Low active power - I<sub>CC</sub> = 90 mA @ 10 ns (Industrial) - · Low CMOS standby power - $I_{SB2} = 10 \text{ mA}$ - · 2.0V data retention - Automatic power-down when deselected - . TTL-compatible inputs and outputs - Easy memory expansion with CE and OE features - Available in Lead-Free 36-lead (400-mil) Molded SOJ V36 and 44-pin TSOP II ZS44 packages #### Functional Description[1] The CY7C1049DV33 is a high-performance CMOS Static RAM organized as 512K words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE), an active LOW Output Enable (OE), and tri-state drivers. Writing to the device is accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. Data on the eight I/O pins (I/O0 through I/O7) is then written into the location specified on the address pins (A0 through A18). Reading from the device is accomplished by taking Chip Enable (<u>CE</u>) and Output Enable (<u>OE</u>) LOW while forcing Write Enable (WE) HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins. The eight input/output pins (I/O $_0$ through I/O $_7$ ) are placed in a high-impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), or during a Write operation (CE LOW, and WE LOW). The CY7C1049DV33 is available in standard 400-mil-wide 36-pin SOJ package and 44-pin TSOP II package with center power and ground (revolutionary) pinout. #### Selection Guide | | -10 (Industrial) | -12 (Automotive) <sup>[2]</sup> | Unit | |------------------------------|------------------|---------------------------------|------| | Maximum Access Time | 10 | 12 | ns | | Maximum Operating Current | 90 | 95 | mA | | Maximum CMOS Standby Current | 10 | 15 | mA | #### Notes: 1. For guidelines on SRAM system design, please refer to the 'System Design Guidelines' Cypress application note, available on the internet at www.cypress.com. 2. Automotive product information is Preliminary. #### **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied.......55°C to +125°C Supply Voltage on $V_{CC}$ to Relative $\mbox{GND}^{[3]}\,....\,\mbox{--}0.3\mbox{V}$ to +4.6V DC Voltage Applied to Outputs in High-Z State $^{[3]}$ ......-0.3V to $\rm V_{CC}$ + 0.3V DC Input Voltage<sup>[3]</sup>.....-0.3V to V<sub>CC</sub> + 0.3V # Current into Outputs (LOW).......20 mA Static Discharge Voltage.....>2001V (per MIL-STD-883, Method 3015) Latch-up Current.....>200 mA #### **Operating Range** | Range | Ambient<br>Temperature | v <sub>cc</sub> | Speed | |------------|------------------------|-----------------|-------| | Industrial | -40°C to +85°C | $3.3V \pm 0.3V$ | 10 ns | | Automotive | -40°C to +125°C | $3.3V \pm 0.3V$ | 12 ns | ### **Electrical Characteristics** Over the Operating Range | | | | | -10 (In | dustrial) | -12 (Au | tomotive) | | |---------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|---------|----------------|---------|----------------|------| | Parameter | Description | Test Conditions | | Min. | Max. | Min. | Max. | Unit | | V <sub>OH</sub> | Output HIGH Voltage | $V_{CC} = Min.,$<br>$I_{OH} = -4.0 \text{ mA}$ | V <sub>CC</sub> = Min.,<br>I <sub>OH</sub> = -4.0 mA | | | 2.4 | | V | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> = Min., I <sub>OL</sub> = 8.0 | mA | | 0.4 | | 0.4 | V | | V <sub>IH</sub> [3] | Input HIGH Voltage | | | 2.0 | $V_{CC} + 0.3$ | 2.0 | $V_{CC} + 0.3$ | V | | V <sub>IL</sub> [3] | Input LOW Voltage[3] | | | -0.3 | 0.8 | -0.3 | 0.8 | V | | I <sub>IX</sub> | Input Leakage Current | $GND \le V_1 \le V_{CC}$ | -1 | +1 | -1 | +1 | μΑ | | | I <sub>OZ</sub> | Output Leakage<br>Current | GND ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> ,<br>Output Disabled | -1 | +1 | <b>-1</b> | +1 | μΑ | | | I <sub>CC</sub> | V <sub>CC</sub> Operating | Operating $V_{CC} = Max., f = f_{MAX}$ | 100MHz | | 90 | | - | mA | | | Supply Current | = 1/t <sub>RC</sub> | 83MHz | | 80 | | 95 | mA | | | | | 66MHz | | 70 | | 85 | mA | | | | | 40MHz | | 60 | | 75 | mA | | I <sub>SB1</sub> | Automatic CE<br>Power-down Current<br>—TTL Inputs | $\begin{aligned} &\text{Max. V}_{\text{CC}}, \overline{\text{CE}} \geq \text{V}_{\text{IH}}; \\ &\text{V}_{\text{IN}} \geq \text{V}_{\text{IH}} \text{ or } \\ &\text{V}_{\text{IN}} \leq \text{V}_{\text{IL}}, f = f_{\text{MAX}} \end{aligned}$ | | | 20 | | 25 | mA | | I <sub>SB2</sub> | Automatic CE<br>Power-down Current<br>—CMOS Inputs | $\begin{array}{l} \text{Max. V}_{\text{CC}}, \overline{\text{CE}} \geq \text{V}_{\text{CC}} \\ \text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - 0.3\text{V}, \\ \text{or V}_{\text{IN}} \leq 0.3\text{V}, \text{f} = 0 \end{array}$ | – 0.3V, | | 10 | | 15 | mA | ### Capacitance<sup>[4]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|-------------------|-----------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 8 | pF | | C <sub>OUT</sub> | I/O Capacitance | $V_{CC} = 3.3V$ | 8 | pF | #### Thermal Resistance<sup>[4]</sup> | Parameter | Description | Test Conditions | SOJ<br>Package | TSOP II<br>Package | Unit | |-----------------|---------------------------------------------------------|------------------------------------------------------------------------|----------------|--------------------|------| | $\Theta_{JA}$ | Thermal Resistance (Junction to Ambient) <sup>[4]</sup> | Still Air, soldered on a 3 x 4.5 inch, two-layer printed circuit board | 57.91 | 50.66 | °C/W | | Θ <sup>JC</sup> | Thermal Resistance<br>(Junction to Case) <sup>[4]</sup> | | 36.73 | 17.17 | °C/W | #### Notes: V<sub>IL</sub> (min.) = -2.0V and V<sub>IH</sub>(max) = V<sub>CC</sub> + 2V for pulse durations of less than 20 ns. Tested initially and after any design or process changes that may affect these parameters. #### AC Test Loads and Waveforms<sup>[5]</sup> # AC Switching Characteristics<sup>[6]</sup> Over the Operating Range | | | -10 (Inc | dustrial) | -12 (Aut | omotive) | | |-----------------------------------|-----------------------------------------------|----------|-----------|----------|----------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Unit | | Read Cycle | | | | | | | | t <sub>power</sub> <sup>[7]</sup> | V <sub>CC</sub> (typical) to the first access | 100 | | 100 | | μS | | t <sub>RC</sub> | Read Cycle Time | 10 | | 12 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 10 | | 12 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 3 | | 3 | | ns | | t <sub>ACE</sub> | CE LOW to Data Valid | | 10 | | 12 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 5 | | 6 | ns | | t <sub>LZOE</sub> | OE LOW to Low-Z | 0 | | 0 | | ns | | t <sub>HZOE</sub> | OE HIGH to High-Z <sup>[8, 9]</sup> | | 5 | | 6 | ns | | t <sub>LZCE</sub> | CE LOW to Low-Z <sup>[9]</sup> | 3 | | 3 | | ns | | t <sub>HZCE</sub> | CE HIGH to High-Z <sup>[8, 9]</sup> | | 5 | | 6 | ns | | t <sub>PU</sub> | CE LOW to Power-up | 0 | | 0 | | ns | | t <sub>PD</sub> | CE HIGH to Power-down | | 10 | | 12 | ns | | Write Cycle <sup>[10</sup> | 0, 11] | | | | | | | t <sub>WC</sub> | Write Cycle Time | 10 | | 12 | | ns | | t <sub>SCE</sub> | CE LOW to Write End | 7 | | 8 | | ns | | t <sub>AW</sub> | Address Set-up to Write End | 7 | | 8 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | | 0 | | ns | | t <sub>SA</sub> | Address Set-up to Write Start | 0 | | 0 | | ns | | t <sub>PWE</sub> | WE Pulse Width | 7 | | 8 | | ns | | t <sub>SD</sub> | Data Set-up to Write End | 5 | | 6 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 0 | | 0 | | ns | | t <sub>LZWE</sub> | WE HIGH to Low-Z <sup>[9]</sup> | 3 | | 3 | | ns | | t <sub>HZWE</sub> | WE LOW to High-Z <sup>[8, 9]</sup> | | 5 | | 6 | ns | - 5. AC characteristics (except High-Z) are tested using the load conditions shown in Figure (a). High-Z characteristics are tested for all speeds using the test load shown in Figure (c). - Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified - 1. Dest conditions assume signal transition time of 3 is of less, timing reference levels of 1.3v, input pulse levels of 0.3.5v, and dupon loading of the specified logical policy, and 30-pF load capacitance. tpower gives the minimum amount of time that the power supply should be at stable, typical V<sub>CC</sub> values until the first memory access can be performed. thzoe, thzoe, thzoe, and thzwe are specified with a load capacitance of 5 pF as in part (d) of AC Test Loads. Transition is measured when the outputs enter a high impedance state. At any given temperature and voltage condition, thzce is less than thzoe, thzoe is less than thzwe is less than thzwe for any given device. The internal Write time of the memory is defined by the overlap of CE LOW, and WE LOW. CE and WE must be LOW to initiate a Write, and the transition of either of these signals can terminate the Write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the Write. The minimum Write cycle time for Write Cycle No. 2 (WE controlled, OE LOW) is the sum of o #### Data Retention Characteristics Over the Operating Range | Parameter | Description | Conditions [13] | Min. | Max | Unit | | |---------------------------------|--------------------------------------|-----------------------------------------------------------|-------|-----------------|------|----| | $V_{DR}$ | V <sub>CC</sub> for Data Retention | | | 2.0 | | V | | I <sub>CCDR</sub> | Data Retention Current | $V_{CC} = V_{DR} = 2.0V, \overline{CE} \ge V_{CC} - 0.3V$ | Ind'l | | 10 | mA | | | | $V_{IN} \ge V_{CC} - 0.3V$ or $V_{IN} \le 0.3V$ | Auto | | 15 | mA | | t <sub>CDR</sub> <sup>[4]</sup> | Chip Deselect to Data Retention Time | | | 0 | | ns | | t <sub>R</sub> <sup>[12]</sup> | Operation Recovery Time | | | t <sub>RC</sub> | | ns | #### **Data Retention Waveform** ### **Switching Waveforms** Read Cycle No. 1<sup>[14, 15]</sup> # Read Cycle No. 2 (OE Controlled)[15, 16] - 12. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min.)</sub> ≥ 50 μs or stable at V<sub>CC(min.)</sub> ≥ 50 μs 13. No input may exceed V<sub>CC</sub> + 0.3 V. 14. <u>Dev</u>ice is continuously selected. <del>OE</del> OE, CE = V<sub>IL</sub>. - 15. WE is HIGH for Read cycle. 16. Address valid prior to or coincident with $\overline{\text{CE}}$ transition LOW. # **Switching Waveforms(continued)** Write Cycle No. 1 (WE Controlled, OE HIGH During Write)[17, 18] Write Cycle No. 2 (WE Controlled, OE LOW)[18] #### Notes: 17. Data I/O is high-impedance if $\overline{\text{OE}} = \underline{V}_{\text{IH}}$ . 18. If $\overline{\text{CE}}$ goes HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state. 19. During this period the I/Os are in the output state and input signals should not be applied. # **Switching Waveforms(continued)** # Write Cycle No. 3 (CE Controlled)[17, 18] #### **Truth Table** | CE | OE | WE | I/O <sub>0</sub> –I/O <sub>7</sub> | Mode | Power | |----|----|----|------------------------------------|----------------------------|----------------------------| | Н | Х | X | High-Z | Power-down | Standby (I <sub>SB</sub> ) | | L | L | Н | Data Out | Read | Active (I <sub>CC</sub> ) | | L | Х | L | Data In | Write | Active (I <sub>CC</sub> ) | | L | Н | Н | High-Z | Selected, Outputs Disabled | Active (I <sub>CC</sub> ) | ## **Ordering Information** | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|---------------------|-----------------|----------------------------------------|--------------------| | 10 | CY7C1049DV33-10VXI | 51-85090 | 36-lead (400-Mil) Molded SOJ (Pb-Free) | Industrial | | | CY7C1049DV33-10ZSXI | 51-85087 | 44-pin TSOP II (Pb-Free) | | | 12 | CY7C1049DV33-12VXE | 51-85090 | 36-lead (400-Mil) Molded SOJ (Pb-Free) | Automotive | | | CY7C1049DV33-12ZSXE | 51-85087 | 44-pin TSOP II (Pb-Free) | | Please contact your local Cypress sales representative for availability of these parts. #### Package Diagrams #### 36-lead (400-mil) Molded SOJ (51-85090) DIMENSION IN MM (INCH) All product and company names mentioned in this document may be the trademarks of their respective holders. Document #: 38-05475 Rev. \*C Page 7 of 8 # **Document History Page** | | Title: CY7C1<br>Number: 38 | | //bit (512K ) | x 8) Static RAM | |------|----------------------------|------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change | | ** | 201560 | See ECN | SWI | Advance Data sheet for C9 IPP | | *A | 233729 | See ECN | SYT | 1.AC, DC parameters are modified as per EROS(Spec # 01-2165) 2.Pb-free offering in the 'ordering information' | | *B | 351096 | See ECN | PCI | Changed from Advance to Preliminary Removed 20 ns Speed bin Corrected DC voltage (min) value in maximum ratings section from - 0.5 to - 0.3V Redefined I <sub>CC</sub> values for Com'l and Ind'l temperature ranges I <sub>CC</sub> (Com'l): Changed from 100, 80 and 67 mA to 90, 80 and 75 mA for 8, 10 and 12ns speed bins respectively I <sub>CC</sub> (Ind'l): Changed from 80 and 67 mA to 90 and 85 mA for 10 and 12ns speed bins respectively Added V <sub>IH(max)</sub> spec in Note# 2 Changed reference voltage level for measurement of Hi-Z parameters from ±500 mV to ±200 mV Added Data Retention Characteristics/Waveform and footnotes 11 and 12 Changed Package Diagram name from 44-pin TSOP II Z44 to 44-pin TSOP II ZS44 Changed part names from Z to ZS in the Ordering Information Table Added Lead-Free Ordering Information Shaded Ordering Information Table | | *C | 446328 | See ECN | NXR | Converted from Preliminary to Final Removed -8 speed bin Removed Commercial Operating Range product information Added Automotive Operating Range product information Updated Thermal Resistance table Updated footnote #8 on High-Z parameter measurement Replaced Package Name column with Package Diagram in the Ordering Information table |