

SLUS935A-MAY 2009-REVISED JUNE 2009

# HIGH PERFORMANCE, SINGLE SYNCHRONOUS STEP-DOWN CONTROLLER FOR NOTEBOOK POWER SUPPLY

## **FEATURES**

- Wide Input Voltage Range: 3 V to 28 V
- Output Voltage Range: 0.7 V to 2.6 V
- Wide Output Load Range: 0 to 20A+
- Built-in 0.5% 0.7 V Reference
- D-CAP™ Mode with 100-ns Load Step Response
- Adaptive On Time Control Architecture With 4 Selectable Frequency Setting
- 4700 ppm/°C R<sub>DS(on)</sub> Current Sensing
- Internal 1-ms Voltage Servo Softstart
- · Pre-Charged Start-up Capability
- Built in Output Discharge
- Power Good Output
- Integrated Boost Switch
- Built-in OVP/UVP/OCP
- Thermal Shutdown (Non-latch)
- SON-10 (DSC) Package

#### **APPLICATIONS**

- Notebook Computers
- I/O Supplies
- System Power Supplies

#### DESCRIPTION

The TPS51218 is a small-sized single buck controller with adaptive on-time D-CAP™ mode. The device is suitable for low output voltage, high current, PC system power rail and similar point-of-load (POL) power supply in digital consumer products. A small package with minimal pin-count saves space on the PCB, while a dedicated EN pin and pre-set frequency selections minimize design effort required for new designs. The skip-mode at light load condition, strong gate drivers and low-side FET R<sub>DS(on)</sub> current sensing supports low-loss and high efficiency, over a broad load range. The conversion input voltage which is the high-side FET drain voltage ranges from 3 V to 28 V and the output voltage ranges from 0.7 V to 2.6 V. The device requires an external 5-V supply. The TPS51218 is available in a 10-pin SON package specified from -40°C to 85°C.

#### TYPICAL APPLICATION CIRCUIT



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

D-CAP is a trademark of Texas Instruments.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ORDERING INFORMATION**

| T <sub>A</sub> | PACKAGE              | ORDERING DEVICE<br>NUMBER | PINS | OUTPUT<br>SUPPLY | MINIMUM<br>QUANTITY |  |
|----------------|----------------------|---------------------------|------|------------------|---------------------|--|
| –40°C to 85°C  | Plastic SON PowerPAD | TPS51218DSCR              | 10   | Tape and reel    | 3000                |  |
|                |                      | TPS51218DSCT              | 10   | Mini reel        | 250                 |  |

## **ABSOLUTE MAXIMUM RATINGS**(1)

over operating free-air temperature range (unless otherwise noted)

|                                     |                            | VALUE      | UNIT |  |
|-------------------------------------|----------------------------|------------|------|--|
|                                     | VBST                       | -0.3 to 37 |      |  |
| Input voltage range <sup>(2)</sup>  | VBST <sup>(3)</sup>        | -0.3 to 7  | V    |  |
| input voltage range                 | SW                         | -5 to 30   | v    |  |
|                                     | V5IN, EN, TRIP, VFB, RF    | -0.3 to 7  |      |  |
|                                     | DRVH                       | -5 to 37   |      |  |
| Output valtage range(2)             | DRVH <sup>(3)</sup>        | -0.3 to 7  | V    |  |
| Output voltage range <sup>(2)</sup> | DRVL                       | -0.5 to 7  |      |  |
|                                     | PGOOD                      | -0.3 to 7  |      |  |
| T <sub>J</sub>                      | Junction temperature range | 150        | °C   |  |
| T <sub>STG</sub>                    | Storage temperature range  | -55 to 150 | °C   |  |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATINGS**

2-oz. trace and copper pad with solder.

| PACKAGE                   | T <sub>A</sub> < 25°C | DERATING FACTOR             | T <sub>A</sub> = 85°C |  |
|---------------------------|-----------------------|-----------------------------|-----------------------|--|
|                           | POWER RATING          | ABOVE T <sub>A</sub> = 25°C | POWER RATING          |  |
| 10-pin DSC <sup>(1)</sup> | 1.54 W                | 15 mW/°C                    | 0.62 W                |  |

(1) Enhanced thermal conductance by thermal vias is used beneath thermal pad as shown in Land Pattern information.

<sup>2)</sup> All voltage values are with respect to the network ground terminal unless otherwise noted.

<sup>(3)</sup> Voltage values are with respect to the SW terminal.



## **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                      |                                | MIN  | TYP MAX | UNIT |
|----------------------|--------------------------------|------|---------|------|
| Supply voltage       | V5IN                           | 4.5  | 6.5     | V    |
|                      | VBST                           | -0.1 | 34.5    |      |
|                      | SW                             | -1   | 28      |      |
| Input voltage range  | SW <sup>(1)</sup>              | -4   | 28      | V    |
|                      | VBST <sup>(2)</sup>            | -0.1 | 6.5     |      |
|                      | EN, TRIP, VFB, RF              | -0.1 | 6.5     |      |
|                      | DRVH                           | -1   | 34.5    |      |
|                      | DRVH <sup>(1)</sup>            | -4   | 34.5    |      |
| Output voltage range | DRVH <sup>(2)</sup>            | -0.1 | 6.5     | V    |
|                      | DRVL                           | -0.3 | 6.5     |      |
|                      | PGOOD                          | -0.1 | 6.5     |      |
| T <sub>A</sub>       | Operating free-air temperature | -40  | 85      | °C   |

This voltage should be applied for less than 30% of the repetitive period. Voltage values are with respect to the SW terminal.



## **ELECTRICAL CHARACTERISTICS**

over recommended free-air temperature range, V5IN=5V. (Unless otherwise noted)

|                       | PARAMETER                            | TEST CONDITIONS                                                                                                              | MIN    | TYP      | MAX      | UNIT |
|-----------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--------|----------|----------|------|
| SUPPLY C              | URRENT                               |                                                                                                                              |        |          |          |      |
| I <sub>V5IN</sub>     | V5IN supply current                  | V5IN current, $T_A = 25$ °C, No Load, $V_{EN} = 5 \text{ V}$ , $V_{VFB} = 0.735 \text{ V}$                                   |        | 320      | 500      | μΑ   |
| I <sub>V5INSDN</sub>  | V5IN shutdown current                | V5IN current, T <sub>A</sub> = 25°C, No Load, V <sub>EN</sub> = 0 V                                                          |        |          | 1        | μΑ   |
| NTERNAL               | REFERENCE VOLTAGE                    |                                                                                                                              |        |          | '        |      |
|                       |                                      | VFB voltage, CCM condition <sup>(1)</sup>                                                                                    |        | 0.7000   |          | V    |
|                       |                                      | T <sub>A</sub> = 25°C, skip mode                                                                                             | 0.7005 | 0.7040   | 0.7075   |      |
| $V_{VFB}$             | VFB regulation voltage               | T <sub>A</sub> = 0°C to 85°C, skip mode                                                                                      | 0.6984 | 0.7040   | 0.7096   | V    |
|                       |                                      | $T_A = -40$ °C to 85°C, skip mode                                                                                            | 0.6970 | 0.7040   | 0.7110   |      |
| I <sub>VFB</sub>      | VFB input current                    | $V_{VFB} = 0.735 \text{ V}, T_A = 25^{\circ}\text{C}, \text{ skip mode}$                                                     |        | 0.01     | 0.2      | μΑ   |
|                       | DISCHARGE                            | 1 12                                                                                                                         |        |          | U        | •    |
| Dischg                | Output discharge current from SW pin | V <sub>EN</sub> = 0 V, V <sub>SW</sub> = 0.5 V                                                                               | 5      | 13       |          | mA   |
| OUTPUT D              | DRIVERS                              |                                                                                                                              |        |          | '        |      |
|                       | DDV// Leasisters                     | Source, I <sub>DRVH</sub> = -50 mA                                                                                           |        | 1.5      | 3        |      |
| R <sub>DRVH</sub>     | DRVH resistance                      | Sink, I <sub>DRVH</sub> = 50 mA                                                                                              |        | 0.7      | 1.8      | ^    |
| D.                    | DDV// maniatary :                    | Source, I <sub>DRVL</sub> = -50 mA                                                                                           |        | 1.0      | 2.2      | Ω    |
| $R_{DRVL}$            | DRVL resistance                      | Sink, I <sub>DRVL</sub> = 50 mA                                                                                              |        | 0.5      | 1.2      |      |
|                       |                                      | DRVH-off to DRVL-on                                                                                                          | 7      | 17       | 30       |      |
| t <sub>D</sub>        | Dead time                            | DRVL-off to DRVH-on                                                                                                          | 10     | 22       | 35       | ns   |
| BOOT STE              | RAP SWITCH                           |                                                                                                                              |        |          | <u> </u> |      |
| V <sub>FBST</sub>     | Forward voltage                      | $V_{V5IN-VBST}$ , $I_F = 10$ mA, $T_A = 25$ °C                                                                               |        | 0.1      | 0.2      | V    |
| I <sub>VBSTLK</sub>   | VBST leakage current                 | V <sub>VBST</sub> = 34.5 V, V <sub>SW</sub> = 28 V, T <sub>A</sub> = 25°C                                                    |        | 0.01     | 1.5      | μΑ   |
|                       | FREQUENCY CONTROL                    | VB01                                                                                                                         |        |          |          | •    |
| t <sub>OFF(min)</sub> | Minimum off-time                     | T <sub>A</sub> = 25°C                                                                                                        | 150    | 260      | 400      |      |
| ON(min)               | Minimum on-time                      | $V_{IN} = 28 \text{ V}, V_{OUT} = 0.7 \text{ V}, R_{RF} = 39 \text{k}\Omega,$ $T_A = 25 ^{\circ}\text{C}^{(1)}$              |        | 79       |          | ns   |
| SOFTSTA               | RT                                   | 1 "                                                                                                                          |        |          | I        |      |
| t <sub>ss</sub>       | Internal SS time                     | From V <sub>EN</sub> = high to V <sub>OUT</sub> = 95%                                                                        |        | 1        |          | ms   |
| POWERGO               |                                      | Them ten mg. to 1001 cope                                                                                                    |        | ·        |          |      |
|                       |                                      | PG in from lower                                                                                                             | 92.5%  | 95%      | 97.5%    |      |
| $V_{THPG}$            | PG threshold                         | PG in from higher                                                                                                            | 107.5% | 110%     | 112.5%   |      |
| · INPG                | . Janoonola                          | PG hysteresis                                                                                                                | 2.5%   | 5%       | 7.5%     |      |
| I <sub>PGMAX</sub>    | PG sink current                      | V <sub>PGOOD</sub> = 0.5 V                                                                                                   | 3      | 6        | 0 /0     | mΑ   |
| t <sub>PGDEL</sub>    | PG delay                             | Delay for PG in                                                                                                              | 0.8    | 1        | 1.2      | ms   |
|                       | RESHOLD AND SETTING CONDI            | 1                                                                                                                            | 0.0    | <u>'</u> | 1.2      | 1110 |
|                       |                                      | Enable                                                                                                                       | 1.8    |          |          |      |
| $V_{EN}$              | EN voltage threshold                 | Disable                                                                                                                      | 1.0    |          | 0.5      | V    |
| levi                  | EN input current                     | V <sub>EN</sub> = 5V                                                                                                         |        |          | 1.0      | μΑ   |
| I <sub>EN</sub>       | Lit input ouriont                    | $R_{RF} = 470 \text{ k}\Omega, T_A = 25^{\circ}C^{(2)}$                                                                      | 266    | 290      | 314      | μΛ   |
|                       |                                      | $R_{RF} = 470 \text{ kg}, T_A = 23 \text{ G}^{(2)}$ $R_{RF} = 200 \text{ k}\Omega, T_A = 25^{\circ}\text{C}^{(2)}$           | 312    | 340      | 368      |      |
| $f_{SW}$              | Switching frequency                  | $R_{RF} = 200 \text{ k}\Omega, T_A = 25 \text{ C}^{(2)}$ $R_{RF} = 100 \text{ k}\Omega, T_A = 25^{\circ}\text{C}^{(2)}$      |        |          |          | kHz  |
|                       |                                      | $R_{RF} = 100 \text{ k}\Omega, T_A = 25^{\circ}\text{C}^{(2)}$ $R_{RF} = 39 \text{ k}\Omega, T_A = 25^{\circ}\text{C}^{(2)}$ | 349    | 380      | 411      |      |
|                       |                                      |                                                                                                                              | 395    | 430      | 465      |      |
| $V_{RF}$              | CCM setting voltage                  | CCM                                                                                                                          | 1.8    |          |          | V    |
|                       |                                      | Auto-skip                                                                                                                    |        |          | 0.5      |      |

Submit Documentation Feedback

Copyright © 2009, Texas Instruments Incorporated

Ensured by design. Not production tested. Not production tested. Test condition is  $V_{IN}$ = 8 V,  $V_{OUT}$ = 1.1 V,  $I_{OUT}$  = 10 A using application circuit shown in Figure 21.



## **ELECTRICAL CHARACTERISTICS (continued)**

over recommended free-air temperature range, V5IN=5V. (Unless otherwise noted)

|                     | PARAMETER                             | TEST CONDITIONS                               | MIN      | TYP       | MAX  | UNIT   |  |
|---------------------|---------------------------------------|-----------------------------------------------|----------|-----------|------|--------|--|
| PROTECT             | ION: CURRENT SENSE                    |                                               | <u> </u> |           |      |        |  |
| I <sub>TRIP</sub>   | TRIP source current                   | V <sub>TRIP</sub> = 1V, T <sub>A</sub> = 25°C | 9        | 10        | 11   | μΑ     |  |
| TC <sub>ITRIP</sub> | TRIP current temperature coeffficient | On the basis of 25°C                          |          | 4700      |      | ppm/°C |  |
| V <sub>TRIP</sub>   | Current limit threshold setting range | V <sub>TRIP-GND</sub> Voltage                 | 0.2      |           | 3    | V      |  |
|                     |                                       | V <sub>TRIP</sub> = 3.0 V                     | 355      | 375       | 395  |        |  |
| $V_{OCL}$           | Current limit threshold               | V <sub>TRIP</sub> = 1.6 V                     | 185      | 200       | 215  | mV     |  |
|                     |                                       | V <sub>TRIP</sub> = 0.2 V                     | 17       | 25        | 33   |        |  |
|                     |                                       | V <sub>TRIP</sub> = 3.0 V                     | -395     | -375      | -355 |        |  |
| $V_{OCLN}$          | Negative current limit threshold      | V <sub>TRIP</sub> = 1.6 V                     | -215     | -200      | -185 | mV     |  |
|                     |                                       | V <sub>TRIP</sub> = 0.2 V                     | -33      | -25       | -17  |        |  |
| V                   | Auto zero cross adjustable            | Positive                                      | 3        | 15        |      | mV     |  |
| $V_{AZCADJ}$        | range                                 | Negative                                      |          | -15       | -3   | mv     |  |
| PROTECT             | ION: UVP AND OVP                      |                                               | <u>.</u> |           |      |        |  |
| V <sub>OVP</sub>    | OVP trip threshold                    | OVP detect                                    | 115%     | 120%      | 125% |        |  |
| t <sub>OVPDEL</sub> | OVP propagation delay time            | 50-mV overdrive                               |          | 1         |      | μs     |  |
| V <sub>UVP</sub>    | Output UVP trip threshold             | UVP detect                                    | 65%      | 70%       | 75%  |        |  |
| t <sub>UVPDEL</sub> | Output UVP propagation delay time     |                                               | 0.8      | 1         | 1.2  | ms     |  |
| t <sub>UVPEN</sub>  | Output UVP enable delay time          | From Enable to UVP workable                   | 1.0      | 1.2       | 1.4  | ms     |  |
| UVLO                |                                       |                                               | <u>.</u> |           |      |        |  |
| V                   | \/\(\tau\)                            | Wake up                                       | 4.20     | 4.38      | 4.50 | V      |  |
| $V_{UVV5IN}$        | V5IN UVLO threshold                   | Shutdown                                      | 3.7      | 3.93      | 4.1  | V      |  |
| THERMAL             | SHUTDOWN                              |                                               | <u> </u> |           |      |        |  |
| _                   | Thormal abutdown throat ald           | Shutdown temperature (3)                      |          | 145<br>10 |      | ۰.     |  |
| $T_{SDN}$           | Thermal shutdown threshold            | Hysteresis <sup>(3)</sup>                     |          |           |      | °C     |  |

<sup>(3)</sup> Ensured by design. Not production tested.

Copyright © 2009, Texas Instruments Incorporated



## **DEVICE INFORMATION**

#### DSC PACKAGE (TOP VIEW)



Thermal pad is used as an active terminal of GND.

## **PIN FUNCTIONS**

| F     | PIN            |     | DECORPTION                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|-------|----------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NAME  | NO.            | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| DRVH  | 9              | 0   | High-side MOSFET driver output. The SW node referenced floating driver. The gate drive voltage is defined by the voltage across VBST to SW node bootstrap flying capacitor                                                                                                                                                                                                |  |  |  |  |  |
| DRVL  | 6              | 0   | Synchronous MOSFET driver output. The GND referenced driver. The gate drive voltage is defined by V5IN voltage.                                                                                                                                                                                                                                                           |  |  |  |  |  |
| EN    | 3              | I   | SMPS enable pin. Short to GND to disable the device.                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| GND   | Thermal<br>Pad | I   | Ground                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| PGOOD | 1              | 0   | Power Good window comparator open drain output. Pull up with resistor to 5 V or appropriate signal voltage. Continuous current capability is 1 mA. PGOOD goes high 1 ms after VFB becomes within specified limits. Power bad, or the terminal goes low, after a 2- μs delay.                                                                                              |  |  |  |  |  |
| RF    | 5              | ı   | Switching frequency selection. Connect a resistance to select switching frequency as shown in Table 1.  The switching frequency is detected and stored into internal registers during startup. This pin also controls Auto-skip or forced CCM selection.  Pull down to GND with resistor: Auto-Skip  Connect to PGOOD with resistor: forced CCM after PGOOD becomes high. |  |  |  |  |  |
| SW    | 8              | ı   | Switch node. A high-side MOSFET gate drive return. Also used for on time generation and output discharge.                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| TRIP  | 2              | I   | OCL detection threshold setting pin. 10 $\mu$ A at room temperature, 4700 ppm/°C current is sourced and set the OCL trip voltage as follows. $V_{OCL} = \frac{V_{TRIP}}{8} \qquad (0.2 \ V \le V_{TRIP} \le 3 \ V)$                                                                                                                                                       |  |  |  |  |  |
| V5IN  | 7              | I   | 5 V +30%/–10% power supply input.                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| VBST  | 10             | I   | Supply input for high-side MOSFET driver (bootstrap terminal). Connect a flying capacitor from this pin to the SW pin. Internally connected to V5IN via bootstrap MOSFET switch.                                                                                                                                                                                          |  |  |  |  |  |
| VFB   | 4              | I   | SMPS feedback input. Connect the feedback resistor divider.                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |

Submit Documentation Feedback

Copyright © 2009, Texas Instruments Incorporated



#### **FUNCTIONAL BLOCK DIAGRAM**





## TYPICAL CHARACTERISTICS

## V5IN SUPPLY CURRENT vs JUNCTION TEMPERATURE



Figure 1.

# OVP/UVP THRESHOLD vs JUNCTION TEMPERATURE



Figure 3.

## V5IN SHUTDOWN CURRENT vs JUNCTION TEMPERATURE



Figure 2.

## CURRENT SENSE CURRENT (I<sub>TRIP</sub>) vs JUNCTION TEMPERATURE



Figure 4.



## TYPICAL CHARACTERISTICS (continued)



Figure 5.



Figure 7.





Figure 6.

# SWITCHING FREQUENCY vs OUTPUT CURRENT



Figure 8.



## **TYPICAL CHARACTERISTICS (continued)**





OUTPUT VOLTAGE vs
OUTPUT CURRENT

Figure 9.



1.1-V EFFICIENCY vs OUTPUT CURRENT

Figure 10.



Figure 11.

Figure 12.



## TYPICAL CHARACTERISTICS (continued)



Figure 13. 1.1-V Start-Up Waveform



Figure 15. 1.1-V Soft-Stop Waveform



Figure 14. Pre-Biased Start-Up Waveform



Figure 16. 1.1-V Load Transient Response



#### **APPLICATION INFORMATION**

#### **GENERAL DESCRIPTION**

The TPS51218 is a high-efficiency, single channel, synchronous buck regulator controller suitable for low output voltage point-of-load applications in notebook computers and similar digital consumer applications. The device features proprietary D-CAP™ mode control combined with adaptive on-time architecture. This combination is ideal for building modern low duty ratio, ultra-fast load step response DC-DC converters. The output voltage ranges from 0.7 V to 2.6 V. The conversion input voltage range is from 3 V to 28 V. The D-CAP™ mode uses the ESR of the output capacitor(s) to sense current information. An advantage of this control scheme is that it does not require an external phase compensation network, helping the designer with ease-of-use and realizing low external component count configuration. The switching frequency is selectable from four preset values using a resistor connected from the RF pin to ground. Adaptive on-time control tracks the preset switching frequency over a wide range of input and output voltages, while it increases the switching frequency at step-up of load.

The RF pin also serves in selecting between auto-skip mode and forced continuous conduction mode for light load conditions. The strong gate drivers of the TPS51218 allow low  $R_{DS(on)}$  FETs for high current applications.

#### **ENABLE AND SOFT START**

When the EN pin voltage rises above the enable threshold, (typically 1.2 V) the controller enters its start-up sequence. The first 250  $\mu s$  calibrates the switching frequency setting resistance attached at RF to GND and stores the switching frequency code in internal registers. A voltage of 0.1 V is applied to RF for measurement. Switching is inhibited during this phase. In the second phase, internal DAC starts ramping up the reference voltage from 0 V to 0.7 V. This ramping time is 750  $\mu s$ . Smooth and constant ramp up of the output voltage is maintained during start up regardless of load current. Connect a 1-k $\Omega$  resistor in series with the EN pin to provide protection.

#### ADAPTIVE ON-TIME D-CAP™ CONTROL

TPS51218 does not have a dedicated oscillator that determines switching frequency. However, the device runs with pseudo-constant frequency by feed-forwarding the input and output voltages into its on-time one-shot timer. The adaptive on-time control adjusts the on-time to be inversely proportional to the input voltage and proportional to the output voltage ( $t_{ON} \approx V_{OUT} / V_{IN}$ ). This makes the switching frequency fairly constant in steady state conditions over wide input voltage range. The switching frequency is selectable from four preset values by a resistor connected to RF as shown in Table 1. (Leaving the resistance open sets the switching frequency to the lowest value, 290 kHz. However, it is recommended to apply one of the resistances on the table in any application designs.)

 RESISTANCE (R<sub>RF</sub>) (kΩ)
 SWITCHING FREQUENCY (f<sub>SW</sub>) (kHz)

 470
 290

 200
 340

 100
 380

 39
 430

**Table 1. Resistor and Switching Frequency** 

The off-time is modulated by a PWM comparator. The VFB node voltage (the mid point of resistor divider) is compared to the internal 0.7-V reference voltage added with a ramp signal. When both signals match, the PWM comparator asserts the *set* signal to terminate the off-time (turn off the low-side MOSFET and turn on high-side MOSFET). The set signal becomes valid if the inductor current level is below OCP threshold, otherwise the off-time is extended until the current level to become below the threshold.



#### **SMALL SIGNAL MODEL**

From small-signal loop analysis, a buck converter using D-CAP™ mode can be simplified as shown in Figure 17.



Figure 17. Simplified Modulator Model

The output voltage is compared with internal reference voltage (ramp signal is ignored here for simplicity). The PWM comparator determines the timing to turn on the high-side MOSFET. The gain and speed of the comparator can be assumed high enough to keep the voltage at the beginning of each on cycle substantially constant.

$$H(s) = \frac{1}{s \times ESR \times C_O}$$
 (1)

For loop stability, the 0-dB frequency,  $f_0$ , defined in Equation 2 need to be lower than 1/4 of the switching frequency.

$$f_0 = \frac{1}{2\pi \times \mathsf{ESR} \times \mathsf{C}_{\mathsf{O}}} \le \frac{f_{\mathsf{SW}}}{4} \tag{2}$$

According to Equation 2, the loop stability of D-CAP<sup>TM</sup> mode modulator is mainly determined by the capacitor's chemistry. For example, specialty polymer capacitors (SP-CAP) have  $C_0$  on the order of several 100  $\mu$ F and ESR in range of 10 m $\Omega$ . These makes  $f_0$  on the order of 100 kHz or less and the loop is stable. However, ceramic capacitors have an  $f_0$  of more than 700 kHz, which is not suitable for this modulator.

#### **RAMP SIGNAL**

The TPS51218 adds a ramp signal to the 0.7-V reference in order to improve its jitter performance. As described in the previous section, the feedback voltage is compared with the reference information to keep the output voltage in regulation. By adding a small ramp signal to the reference, the S/N ratio at the onset of a new switching cycle is improved. Therefore the operation becomes less jittery and more stable. The ramp signal is controlled to start with –7 mV at the beginning of ON-cycle and becomes 0 mV at the end of OFF-cycle in continuous conduction steady state.

Copyright © 2009, Texas Instruments Incorporated



#### LIGHT LOAD CONDITION IN AUTO-SKIP OPERATION

With RF pin pulled down to low via  $R_{RF}$ , the TPS51218 automatically reduces switching frequency at light load conditions to maintain high efficiency. As the output current decreases from heavy load condition, the inductor current is also reduced and eventually comes to the point that its rippled *valley* touches zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when this zero inductor current is detected. As the load current further decreases, the converter runs in to discontinuous conduction mode. The on-time is kept almost the same as it was in the continuous conduction mode so that it takes longer time to discharge the output capacitor with smaller load current to the level of the reference voltage. The transition point to the light load operation  $I_{O(LL)}$  (i.e., the threshold between continuous and discontinuous conduction mode) can be calculated in Equation 3.

$$I_{O(LL)} = \frac{1}{2 \times L \times f_{SW}} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}$$
(3)

where

• f<sub>SW</sub> is the PWM switching frequency

Switching frequency versus output current in the light load condition is a function of L,  $V_{IN}$  and  $V_{OUT}$ , but it decreases almost proportional to the output current from the  $I_{O(LL)}$  given in Equation 3. For example, it is 58 kHz at  $I_{O(LL)}$ /5 if the frequency setting is 290 kHz.

#### **ADAPTIVE ZERO CROSSING**

The TPS51218 has an adaptive zero crossing circuit which performs optimization of the zero inductor current detection at skip mode operation. This function pursues ideal low-side MOSFET turning off timing and compensates inherent offset voltage of the ZC comparator and delay time of the ZC detection circuit. It prevents SW-node swing-up caused by too late detection and minimizes diode conduction period caused by too early detection. As a result, better light load efficiency is delivered.

#### FORCED CONTINUOUS CONDUCTION MODE

When the RF pin is tied high, the controller keeps continuous conduction mode (CCM) in light load condition. In this mode, switching frequency is kept almost constant over the entire load range which is suitable for applications need tight control of the switching frequency at a cost of lower efficiency. To set the switching frequency to be the same as Auto-skip mode, it is recommended to connect  $R_{RF}$  to PGOOD. In this way, RF is tied low prior to soft-start operation to set frequency and tied high after powergood indicates high.

## **OUTPUT DISCHARGE CONTROL**

When EN is low, the TPS51218 discharges the output capacitor using internal MOSFET connected between SW and GND while high-side and low-side MOSFETs are kept off. The current capability of this MOSFET is limited to discharge slowly.

## **LOW-SIDE DRIVER**

The low-side driver is designed to drive high current low  $R_{DS(on)}$  N-channel MOSFET(s). The drive capability is represented by its internal resistance, which are  $1.0\Omega$  for V5IN to DRVL and  $0.5\Omega$  for DRVL to GND. A dead time to prevent shoot through is internally generated between high-side MOSFET off to low-side MOSFET on, and low-side MOSFET off to high-side MOSFET on. 5-V bias voltage is delivered from V5IN supply. The instantaneous drive current is supplied by an input capacitor connected between V5IN and GND. The average drive current is equal to the gate charge at Vgs=5V times switching frequency. This gate drive current as well as the high-side gate drive current times 5V makes the driving power which need to be dissipated from TPS51218 package.

### **HIGH-SIDE DRIVER**

The high-side driver is designed to drive high current, low  $R_{DS(on)}$  N-channel MOSFET(s). When configured as a floating driver, 5 V of bias voltage is delivered from V5IN supply. The average drive current is also equal to the gate charge at  $V_{GS}$ =5V times switching frequency. The instantaneous drive current is supplied by the flying capacitor between VBST and SW pins. The drive capability is represented by its internal resistance, which are 1.5  $\Omega$  for VBST to DRVH and 0.7  $\Omega$  for DRVH to SW.



#### **POWER-GOOD**

The TPS51218 has powergood output that indicates high when switcher output is within the target. The powergood function is activated after soft-start has finished. If the output voltage becomes within +10%/-5% of the target value, internal comparators detect power-good state and the power-good signal becomes high after a 1-ms internal delay. If the output voltage goes outside of +15%/-10% of the target value, the powergood signal becomes low after a 2- $\mu$ s internal delay. The powergood output is an open-drain output and must be pulled up externally.

#### **CURRENT SENSE AND OVER CURRENT PROTECTION**

TPS51218 has cycle-by-cycle overcurrent limiting control. The inductor current is monitored during the OFF state and the controller keeps the OFF state during the inductor current is larger than the overcurrent trip level. To provide both good accuracy and cost effective solution, the TPS51218 supports temperature compensated MOSFET  $R_{DS(on)}$  sensing. The TRIP pin should be connected to GND through the trip voltage setting resistor,  $R_{TRIP}$ . The TRIP terminal sources  $I_{TRIP}$  current, which is  $10\mu A$  typically at room temperature, and the trip level is set to the OCL trip voltage  $V_{TRIP}$  as shown in Equation 4. Note that  $V_{TRIP}$  is limited up to approximately 3 V internally.

$$V_{TRIP}(mV) = R_{TRIP}(k\Omega) \times I_{TRIP}(\mu A)$$
(4)

The inductor current is monitored by the voltage between GND pad and SW pin so that the SW pin should be connected to the drain terminal of the low-side MOSFET properly.  $I_{TRIP}$  has 4700ppm/°C temperature slope to compensate the temperature dependency of the  $R_{DS(on)}$ . GND is used as the positive current sensing node so that GND should be connected to the proper current sensing device, i.e. the source terminal of the low-side MOSFET.

As the comparison is done during the OFF state,  $V_{TRIP}$  sets valley level of the inductor current. Thus, the load current at overcurrent threshold,  $I_{OCP}$ , can be calculated in Equation 5

$$I_{OCP} = \left(\frac{V_{TRIP}}{8 \times R_{DS(on)}}\right) + \frac{I_{IND(ripple)}}{2} = \frac{V_{TRIP}}{8 \times R_{DS(on)}} + \frac{1}{2 \times L \times f_{SW}} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}$$
(5)

In an overcurrent condition, the current to the load exceeds the current to the output capacitor thus the output voltage tends to fall down. Eventually, it crosses the undervoltage protection threshold and shuts down the controller.

When the device is operating in the forced continuous conduction mode, the negative current limit (NCL) protects the external FET from carrying too much current. The NCL detect threshold is set as the same absolute value as positive OCL but negative polarity. Please be noted the threshold still represents the valley value of the inductor current.

#### **OVER/UNDER VOLTAGE PROTECTION**

TPS51218 monitors a resistor divided feedback voltage to detect over and undervoltage. When the feedback voltage becomes higher than 120% of the target voltage, the OVP comparator output goes high and the circuit latches as the high-side MOSFET driver OFF and the low-side MOSFET driver ON.

When the feedback voltage becomes lower than 70% of the target voltage, the UVP comparator output goes high and an internal UVP delay counter begins counting. After a 1-ms delay, TPS51218 latches OFF both high-side and low-side MOSFETs drivers. This function is enabled after 1.2 ms following EN has become high.

#### **UVLO PROTECTION**

TPS51218 has V5IN undervoltage lockout protection (UVLO). When the V5IN voltage is lower than UVLO threshold voltage, the switch mode power supply shuts off. This is non-latch protection.

#### THERMAL SHUTDOWN

TPS51218 monitors the die temperature. If the temperature exceeds the threshold value (typically 145C), the TPS51218 is shut off. This is non-latch protection.

Copyright © 2009, Texas Instruments Incorporated



#### **EXTERNAL COMPONENTS SELECTION**

Selecting external components is simple in D-CAP™ mode.

#### 1. Choose the inductor.

The inductance value should be determined to give the ripple current of approximately 1/4 to 1/2 of maximum output current. Larger ripple current increases output ripple voltage and improves S/N ratio and helps stable operation.

$$L = \frac{1}{I_{\text{IND(ripple)}} \times f_{\text{SW}}} \times \frac{\left(V_{\text{IN(max)}} - V_{\text{OUT}}\right) \times V_{\text{OUT}}}{V_{\text{IN(max)}}} = \frac{3}{I_{\text{OUT(max)}} \times f_{\text{SW}}} \times \frac{\left(V_{\text{IN(max)}} - V_{\text{OUT}}\right) \times V_{\text{OUT}}}{V_{\text{IN(max)}}}$$
(6)

The inductor also needs to have low DCR to achieve good efficiency, as well as enough room above peak inductor current before saturation. The peak inductor current can be estimated in Equation 7.

$$I_{IND(peak)} = \frac{V_{TRIP}}{8 \times R_{DS(on)}} + \frac{1}{L \times f_{SW}} \times \frac{\left(V_{IN(max)} - V_{OUT}\right) \times V_{OUT}}{V_{IN(max)}}$$
(7)

#### 2. Choose the output capacitor(s).

Organic semiconductor capacitor(s) or specialty polymer capacitor(s) are recommended. For loop stability, capacitance and ESR should satisfy Equation 2. For jitter performance, Equation 8 is a good starting point to determine ESR.

$$ESR = \frac{V_{OUT} \times 10 [mV] \times (1-D)}{0.7 [V] \times I_{IND(ripple)}} = \frac{10 [mV] \times L \times f_{SW}}{0.7 [V]} = \frac{L \times f_{SW}}{70} [\Omega]$$
(8)

where

- D is the duty ratio
- the output ripple down slope rate is 10 mV/t<sub>sw</sub> in terms of VFB terminal voltage as shown in Figure 18
- t<sub>SW</sub> is the switching period



Figure 18. Ripple Voltage Down Slope

Submit Documentation Feedback

Copyright © 2009, Texas Instruments Incorporated



#### 3. Determine the value of R1 and R2.

The output voltage is programmed by the voltage-divider resistor, R1 and R2, shown in Figure 17. R1 is connected between the VFB pin and the output, and R2 is connected between the VFB pin and GND. Typical designs begin with the selection of an R2 value between 10 k $\Omega$  and 20 k $\Omega$ . Determine R1 using Equation 9.

$$R1 = \frac{\left(V_{OUT} - \frac{I_{IND(ripple)} \times ESR}{2}\right) - 0.7}{0.7} \times R2$$
(9)

#### LAYOUT CONSIDERATIONS



Figure 19. Ground System of DC/DC Converter Using the TPS51218

Certain points must be considered before starting a layout work using the TPS51218.

- Inductor, V<sub>IN</sub> capacitor(s), V<sub>OUT</sub> capacitor(s) and MOSFETs are the power components and should be placed
  on one side of the PCB (solder side). Other small signal components should be placed on another side
  (component side). At least one inner plane should be inserted, connected to ground, in order to shield and
  isolate the small signal traces from noisy power lines.
- All sensitive analog traces and components such as VFB, PGOOD, TRIP and RF should be placed away
  from high-voltage switching nodes such as SW, DRVL, DRVH or VBST to avoid coupling. Use internal
  layer(s) as ground plane(s) and shield feedback trace from power traces and components.
- The DC/DC converter has several high-current loops. The area of these loops should be minimized in order to suppress generating switching noise.
  - The most important loop to minimize the area of is the path from the V<sub>IN</sub> capacitor(s) through the high and low-side MOSFETs, and back to the capacitor(s) through ground. Connect the negative node of the V<sub>IN</sub> capacitor(s) and the source of the low-side MOSFET at ground as close as possible. (Refer to loop #1 of Figure 19)
  - The second important loop is the path from the low-side MOSFET through inductor and V<sub>OUT</sub> capacitor(s), and back to source of the low-side MOSFET through ground. Connect source of the low-side MOSFET and negative node of V<sub>OUT</sub> capacitor(s) at ground as close as possible. (Refer to loop #2 of Figure 19)
  - The third important loop is of gate driving system for the low-side MOSFET. To turn on the low-side MOSFET, high current flows from V5IN capacitor through gate driver and the low-side MOSFET, and back

Copyright © 2009, Texas Instruments Incorporated



to negative node of the capacitor through ground. To turn off the low-side MOSFET, high current flows from gate of the low-side MOSFET through the gate driver and GND pad of the device, and back to source of the low-side MOSFET through ground. Connect negative node of V5IN capacitor, source of the low-side MOSFET and GND pad of the device at ground as close as possible. (Refer to loop #3 of Figure 19)

- Since the TPS51218 controls output voltage referring to voltage across V<sub>OUT</sub> capacitor, the top-side resistor of
  the voltage divider should be connected to the positive node of V<sub>OUT</sub> capacitor. In a same manner both
  bottom side resistor and GND pad of the device should be connected to the negative node of V<sub>OUT</sub> capacitor.
  The trace from these resistors to the VFB pin should be short and thin. Place on the component side and
  avoid via(s) between these resistors and the device.
- Connect the overcurrent setting resistors from TRIP pin to ground and make the connections as close as
  possible to the device. The trace from TRIP pin to resistor and from resistor to ground should avoid coupling
  to a high-voltage switching node.
- Connect the frequency setting resistor from RF pin to ground, or to the PGOOD pin, and make the
  connections as close as possible to the device. The trace from the RF pin to the resistor and from the resistor
  to ground should avoid coupling to a high-voltage switching node.
- Connections from gate drivers to the respective gate of the high-side or the low-side MOSFET should be as short as possible to reduce stray inductance. Use 0.65 mm (25 mils) or wider trace and via(s) of at least 0.5 mm (20 mils) diameter along this trace.
- The PCB trace defined as switch node, which connects to source of high-side MOSFET, drain of low-side MOSFET and high-voltage side of the inductor, should be as short and wide as possible.

#### LAYOUT CONSIDERATIONS TO REMOTE SENSING



Figure 20. Remote Sensing of Output Voltage Using the TPS51218

- Make a Kelvin connection to the load device.
- Run the feedback signals as a differential pair to the device. The distance of these parallel pair should be as short as possible.
- Run the lines in a quiet layer. Isolate them from noisy signals by a voltage or ground plane.

Submit Documentation Feedback

Copyright © 2009, Texas Instruments Incorporated



### **TPS51218 APPLICATION CIRCUITS**



Figure 21. 1.1-V/18-A Auto-Skip Mode



A. See Table 1 for resistor/frequency values.

Figure 22. 1.1-V/18-A Forced Continuous Conduction Mode

Copyright © 2009, Texas Instruments Incorporated



## Table 2. 1.1-V, 18-A, 290-kHz Application List of Materials

| REFERENCE<br>DESIGNATOR | OTY SPECIFICATION |                               | MANUFACTURER | PART NUMBER   |
|-------------------------|-------------------|-------------------------------|--------------|---------------|
| C3                      | 1                 | $4 \times 10 \mu F$ , 25 V    | Taiyo Yuden  | TMK325BJ106MM |
| C4                      | 1                 | $4 \times 330$ μF, 2 V, 12 mΩ | Panasonic    | EEFCX0D331XR  |
| L1                      | 1                 | 0.45 μH, 25 A, 1.1 mΩ         | Panasonic    | ETQP4LR45XFC  |
| Q1                      | 1                 | 30 V, 35 A, 8.5 mΩ            | Fairchild    | FDMS8680      |
| Q2, Q3                  | 2                 | 30 V, 42 A, 3.5 mΩ            | Fairchild    | FDMS8670AS    |

Product Folder Link(s): TPS51218



#### LAND PATTERN

## DRC/DSC(S-PDSO-N10)



- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-SM-782 is recommended for alternate designs.
  - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SCBA017, SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
  - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



**PACKAGE MATERIALS INFORMATION** 

www.ti.com 15-Jul-2009

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| TPS51218DSCR | SON             | DSC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3     | 3.3     | 1.1     | 8.0        | 12.0      | Q2               |
| TPS51218DSCT | SON             | DSC                | 10 | 250  | 180.0                    | 12.4                     | 3.3     | 3.3     | 1.1     | 8.0        | 12.0      | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 15-Jul-2009



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS51218DSCR | SON          | DSC             | 10   | 3000 | 346.0       | 346.0      | 29.0        |
| TPS51218DSCT | SON          | DSC             | 10   | 250  | 190.5       | 212.7      | 31.8        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- Ç. Small Outline No-Lead (SON) package configuration.

The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.

A Metalized features are supplier options and may not be on the package.

## THERMAL PAD MECHANICAL DATA



DSC (S-PVSON-N10)

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

## DSC (S-PVSON-N10)



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SCBA017, SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

**Applications Products Amplifiers** amplifier.ti.com Audio www.ti.com/audio Data Converters Automotive www.ti.com/automotive dataconverter.ti.com **DLP® Products** Broadband www.dlp.com www.ti.com/broadband DSP Digital Control dsp.ti.com www.ti.com/digitalcontrol Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Military Interface www.ti.com/military interface.ti.com Optical Networking Logic logic.ti.com www.ti.com/opticalnetwork Power Mgmt power.ti.com Security www.ti.com/security Telephony Microcontrollers microcontroller.ti.com www.ti.com/telephony Video & Imaging www.ti-rfid.com www.ti.com/video RF/IF and ZigBee® Solutions www.ti.com/lprf Wireless www.ti.com/wireless

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated