

Data Sheet April 22, 2008 FN6365.2

# High ESD Protected, +125°C, 40Mbps, 3.3V, Full Fail-Safe, RS-485/RS-422 Transceivers

Intersil's ISL3179E and ISL3180E are high ESD Protected (see Table 1 below), 3.3V powered, single transceivers that meet both the RS-485 and RS-422 standards for balanced communication. Each device has low bus currents (+220 $\mu$ A/-150 $\mu$ A), so it presents a "1/5 unit load" to the RS-485 bus. This allows up to 160 transceivers on the network without violating the RS-485 specification's 32 unit load maximum, and without using repeaters.

Receiver (Rx) inputs feature a "Full Fail-Safe" design, which ensures a logic high Rx output if Rx inputs are floating, shorted, or terminated but undriven.

The ISL3180E is configured for full duplex applications. The ISL3179E half duplex version multiplexes the Rx inputs and Tx outputs to allow a transceiver with an output disable function in 8 Ld packages.

Hot Plug circuitry ensures that the Tx and Rx outputs remain in a high impedance state while the power supply stabilizes.

## Ordering Information

| PART<br>NUMBER<br>(Note) | PART<br>MARKING# | TEMP.<br>RANGE<br>(°C) | PACKAGE<br>(Pb-Free) | PKG.<br>DWG. # |
|--------------------------|------------------|------------------------|----------------------|----------------|
| ISL3179EFBZ*             | 3179 EFBZ        | -40 to +125            | 8 Ld SOIC            | M8.15          |
| ISL3179EFUZ*             | 179FZ            | -40 to +125            | 8 Ld MSOP            | M8.118         |
| ISL3179EFRZ*             | 79FZ             | -40 to +125            | 10 Ld DFN            | L10.3x3C       |
| ISL3179EIBZ*             | 3179 EIBZ        | -40 to +85             | 8 Ld SOIC            | M8.15          |
| ISL3179EIUZ*             | 179IZ            | -40 to +85             | 8 Ld MSOP            | M8.118         |
| ISL3179EIRZ*             | 79IZ             | -40 to +85             | 10 Ld DFN            | L10.3x3C       |
| ISL3180EIBZ*             | ISL3180 EIBZ     | -40 to +85             | 14 Ld SOIC           | M14.15         |

<sup>\*</sup>Add "-T" suffix for tape and reel. Please refer to TB347 for details on reel specifications

NOTE: These Intersil Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate PLUS ANNEAL - e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

#### **Features**

- Specified for +125 C Operation
- High Data Rates.....up to 40Mbps
- 5V Tolerant Logic Inputs
- 1/5 Unit Load Allows up to 160 Devices on the Bus
- Full Fail-Safe (Open, Shorted, Terminated/Undriven) Receiver
- Hot Plug Tx and Rx Outputs Remain Three-State During Power-Up
- Low Quiescent Current . . . . . . . . . . 4mA (Max)
- Low Current Shutdown Mode. . . . . . . . . . . . 1µA (Max)
- -7V to +12V Common Mode Input Voltage Range
- · Three-State Rx and Tx Outputs
- 16/16.5ns (Max) Tx/Rx Propagation Delays; 1.5ns (Max) Skew
- Operates from a Single +3.3V Supply (10% Tolerance)
- Current Limiting and Thermal Shutdown for driver Overload Protection
- · Pb-Free (RoHS Compliant)

## **Applications**

- Motor Controller/Position Encoder Systems
- Factory Automation
- · Field Bus Networks
- Security Networks
- · Building Environmental Control Systems
- Industrial/Process Control Networks

#### **TABLE 1. SUMMARY OF FEATURES**

| PART<br>NUMBER | HALF/FULL<br>DUPLEX | DATA RATE<br>(Mbps) | RS-485 PIN<br>ESD LEVEL |     |     | QUIESCENT<br>I <sub>CC</sub> (mA) | LOW POWER SHUTDOWN? | PIN<br>COUNT |
|----------------|---------------------|---------------------|-------------------------|-----|-----|-----------------------------------|---------------------|--------------|
| ISL3179E       | HALF                | 40                  | 16.5kV IEC61000         | YES | YES | 2.6                               | YES                 | 8, 10        |
| ISL3180E       | FULL                | 40                  | 12kV HBM                | YES | YES | 2.6                               | YES                 | 14           |

## **Pinouts**







## Truth Table

| TRANSMITTING |    |    |         |         |  |  |
|--------------|----|----|---------|---------|--|--|
| INPUTS       |    |    | OUTPUTS |         |  |  |
| RE           | DE | DI | B/Z     | A/Y     |  |  |
| Х            | 1  | 1  | 0       | 1       |  |  |
| Х            | 1  | 0  | 1       | 0       |  |  |
| 0            | 0  | Х  | High-Z  | High-Z  |  |  |
| 1            | 0  | Х  | High-Z* | High-Z* |  |  |

NOTE: \*Shutdown Mode

## Truth Table

| RECEIVING |        |                     |         |  |  |  |  |
|-----------|--------|---------------------|---------|--|--|--|--|
|           | INPUTS |                     |         |  |  |  |  |
| RE        | DE     | A-B                 | RO      |  |  |  |  |
| 0         | 0      | ≥ -0.05V            | 1       |  |  |  |  |
| 0         | 0      | ≤ -0.2V             | 0       |  |  |  |  |
| 0         | 0      | Inputs Open/Shorted | 1       |  |  |  |  |
| 1         | 1      | X                   | High-Z  |  |  |  |  |
| 1         | 0      | Х                   | High-Z* |  |  |  |  |

NOTE: \*Shutdown Mode

## Pin Descriptions

| PIN | FUNCTION                                                                                                                                                                                                                                   |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RO  | Receiver output: If A-B $\geq$ -50mV, RO is high; If A-B $\leq$ -200mV, RO is low; RO = High if A and B are unconnected (floating) or shorted, or connected to a terminated bus that is undriven.                                          |
| RE  | Receiver output enable. RO is enabled when $\overline{RE}$ is low; RO is high impedance when $\overline{RE}$ is high. If the Rx enable function isn't required, connect $\overline{RE}$ directly to GND.                                   |
| DE  | Driver output enable. The driver outputs, Y and Z, are enabled by bringing DE high, and they are high impedance when DE is low. If the Tx enable function isn't required, connect DE to $V_{CC}$ through a $1k\Omega$ or greater resistor. |
| DI  | Driver input. A low on DI forces output Y low and output Z high. Similarly, a high on DI forces output Y high and output Z low.                                                                                                            |

intersil FN6365.2 April 22, 2008

## Pin Descriptions (Continued)

| PIN             | FUNCTION                                                                                                                                                                                       |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND             | Ground connection.                                                                                                                                                                             |
| A/Y             | ±16.5kV IEC61000 ESD Protected RS-485/RS-422 level, non-inverting receiver input and non-inverting driver output. Pin is an input (A) if DE = 0; pin is an output (Y) if DE = 1. ISL3179E only |
| B/Z             | ±16.5kV IEC61000 ESD Protected RS-485/RS-422 level, inverting receiver input and inverting driver output. Pin is an input (B) if DE = 0; pin is an output (Z) if DE = 1. ISL3179E only         |
| А               | ±12kV HBM ESD Protected RS-485/RS-422 level, non-inverting receiver input. ISL3180E only                                                                                                       |
| В               | ±12kV HBM ESD Protected RS-485/RS-422 level, inverting receiver input. ISL3180E only                                                                                                           |
| Y               | ±12kV HBM ESD Protected RS-485/RS-422 level, non-inverting driver output. ISL3180E only                                                                                                        |
| Z               | ±12kV HBM ESD Protected RS-485/RS-422 level, inverting driver output. ISL3180E only                                                                                                            |
| V <sub>CC</sub> | System power supply input (3.0V to 3.6V).                                                                                                                                                      |
| NC              | No Connection.                                                                                                                                                                                 |

ISL3179E

## **Typical Operating Circuit**

+3.3V

 $v_{cc}$ 

## (SOIC AND MSOP PIN NUMBERS SHOWN) Vcc B/Z

+3.3V





#### **Absolute Maximum Ratings**

| V <sub>CC</sub> to Ground          |
|------------------------------------|
| Input Voltages                     |
| DI, DE, RE0.3V to 7V               |
| Input/Output Voltages              |
| A, B, Y, Z, A/Y, B/Z9V to +13V     |
| RO0.3V to (V <sub>CC</sub> +0.3V)  |
| Short Circuit Duration             |
| Y, Z Continuous                    |
| ESD Rating See Specification Table |

#### **Thermal Information**

| Thermal Resistance (Typical, Note 1, 2) | $\theta_{JA}$ (°C/W) | θ <sub>JC</sub> (°C/W) |
|-----------------------------------------|----------------------|------------------------|
| 8 Ld SOIC Package                       | 160                  | N/A                    |
| 14 Ld SOIC Package                      | 128                  | N/A                    |
| 8 Ld MSOP Package                       | 137                  | N/A                    |
| 10 Ld DFN Package                       | 46                   | 3.5                    |
| Maximum Junction Temperature (Plastic P | ackage)              | +150°C                 |
| Maximum Storage Temperature Range       | 6                    | 5°C to +150°C          |
| Pb-free reflow profile                  |                      | see link below         |
| http://www.intersil.com/pbfree/Pb-FreeR | eflow.asp            |                        |

## **Operating Conditions**

| remperature Range  |                 |
|--------------------|-----------------|
| ISL3179EF          | 40°C to +125°C  |
| ISL3179EI, ISL3180 | EI40°C to +85°C |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

- 1. θ<sub>JA</sub> is measured with the component mounted on a high effective thermal conductivity (with direct attach for DFN) test board in free air. See Tech Brief TB379 for details.
- 2. For  $\theta_{\mbox{JC}}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

**Electrical Specifications** Test Conditions:  $V_{CC} = 3.0V$  to 3.6V; Typicals are at  $V_{CC} = 3.3V$ ,  $T_A = +25^{\circ}C$ . (Note 3)

| PARAMETER                                                                                         | SYMBOL            | TEST CONDITIONS                                             |                        | TEMP<br>(°C) | MIN<br>(Note 13)      | TYP  | MAX<br>(Note 13) | UNITS |
|---------------------------------------------------------------------------------------------------|-------------------|-------------------------------------------------------------|------------------------|--------------|-----------------------|------|------------------|-------|
| DC CHARACTERISTICS                                                                                | '                 |                                                             |                        |              | 1                     |      | '                | •     |
| Driver Differential V <sub>OUT</sub>                                                              | V <sub>OD</sub>   | $R_L = 100\Omega$ (RS-422) (Figure 1A), (Note 12)           |                        | Full         | 2                     | 2.3  | -                | V     |
|                                                                                                   |                   | $R_L = 54\Omega$ (RS-485) (Figu                             | re 1A)                 | Full         | 1.5                   | 2.1  | V <sub>CC</sub>  | V     |
|                                                                                                   |                   | No Load                                                     |                        | Full         | -                     | -    | V <sub>CC</sub>  |       |
|                                                                                                   |                   | $R_L = 60Ω$ , -7V ≤V <sub>CM</sub> ≤12 (Note 12)            | V (Figure 1B),         | Full         | 1.5                   | 2    | -                | V     |
| Change in Magnitude of Driver<br>Differential V <sub>OUT</sub> for<br>Complementary Output States | ΔV <sub>OD</sub>  | $R_L = 54\Omega$ or $100\Omega$ (Figure 1A)                 |                        | Full         | -                     | 0.01 | 0.2              | V     |
| Driver Common-Mode V <sub>OUT</sub>                                                               | Voc               | $R_L = 54\Omega$ or $100\Omega$ (Figure 1A)                 |                        | Full         | -                     | 2    | 2.5              | V     |
| Change in Magnitude of Driver<br>Common-Mode V <sub>OUT</sub> for<br>Complementary Output States  | ΔV <sub>OC</sub>  | R <sub>L</sub> = 54 $\Omega$ or 100 $\Omega$ (Figure 1A)    |                        | Full         | -                     | 0.02 | 0.2              | V     |
| Logic Input High Voltage                                                                          | V <sub>IH</sub>   | DI, DE, RE                                                  |                        | Full         | 2                     | -    | -                | V     |
| Logic Input Low Voltage                                                                           | V <sub>IL</sub>   | DI, DE, RE                                                  | DI, DE, RE             |              | -                     | -    | 0.8              | V     |
| Logic Input Current                                                                               | I <sub>IN1</sub>  | $DI = DE = \overline{RE} = 0V \text{ or } V_C$              | С                      | Full         | -2                    | -    | 2                | μΑ    |
| Input Current (A, B, A/Y, B/Z)                                                                    | I <sub>IN2</sub>  | DE = 0V, V <sub>CC</sub> = 0V or                            | V <sub>IN</sub> = 12V  | Full         | -                     | -    | 220              | μΑ    |
|                                                                                                   |                   | 3.6V                                                        | V <sub>IN</sub> = -7V  | Full         | -160                  | -    | -                | μΑ    |
| Y or Z Output Leakage Current                                                                     | l <sub>OZ</sub>   | DE = 0V, -7V $\leq$ V <sub>Y</sub> or V <sub>Z</sub> $\leq$ | 12V, ISL3180E Only     | Full         | -40                   | -    | 40               | μΑ    |
| Driver Short-Circuit Current,<br>V <sub>O</sub> = High or Low                                     | I <sub>OSD1</sub> | $DE = V_{CC}$ , $-7V \le V_Y$ or $V_Z$                      | <u>v</u> ≤12V (Note 5) | Full         | -                     | -    | ±250             | mA    |
| Receiver Differential Threshold<br>Voltage                                                        | V <sub>TH</sub>   | $-7V \le V_{CM} \le 12V$                                    |                        | Full         | -200                  | -    | -50              | mV    |
| Receiver Input Hysteresis                                                                         | $\Delta V_{TH}$   | V <sub>CM</sub> = 0V                                        |                        | 25           | -                     | 28   | -                | mV    |
| Receiver Output High Voltage                                                                      | V <sub>OH</sub>   | I <sub>O</sub> = -12mA, V <sub>ID</sub> = -50mV             | ,                      | Full         | V <sub>CC</sub> - 0.5 | -    | -                | V     |
| Receiver Output Low Voltage                                                                       | V <sub>OL</sub>   | I <sub>O</sub> = +10mA, V <sub>ID</sub> = -200m             | ١V                     | Full         | -                     | -    | 0.4              | V     |

## ISL3179E, ISL3180E

Electrical Specifications Test Conditions: V<sub>CC</sub> = 3.0V to 3.6V; Typicals are at V<sub>CC</sub> = 3.3V, T<sub>A</sub> = +25°C. (Note 3) (Continued)

| PARAMETER                                               | SYMBOL                              | TEST CONDITIONS                                                                | TEMP<br>(°C) | MIN<br>(Note 13) | TYP   | MAX<br>(Note 13) | UNITS |
|---------------------------------------------------------|-------------------------------------|--------------------------------------------------------------------------------|--------------|------------------|-------|------------------|-------|
| Receiver Output Low Current                             | l <sub>OL</sub>                     | V <sub>OL</sub> = 1V, V <sub>ID</sub> = -200mV                                 | Full         | 25               | -     | -                | mA    |
| Three-State (high impedance)<br>Receiver Output Current | I <sub>OZR</sub>                    | $0.4V \le V_O \le 2.4V$                                                        | Full         | -1               | 0.015 | 1                | μA    |
| Receiver Input Resistance                               | R <sub>IN</sub>                     | -7V ≤ V <sub>CM</sub> ≤ 12V                                                    | Full         | 54               | 80    | -                | kΩ    |
| Receiver Short-Circuit Current                          | I <sub>OSR</sub>                    | $0V \le V_O \le V_{CC}$                                                        | Full         | ±20              | -     | ±110             | mA    |
| SUPPLY CURRENT                                          |                                     |                                                                                |              |                  |       |                  |       |
| No-Load Supply Current (Note 4)                         | Icc                                 | DI = DE = 0V or V <sub>CC</sub>                                                | Full         | =                | 2.6   | 4                | mA    |
| Shutdown Supply Current                                 | I <sub>SHDN</sub>                   | $DE = 0V$ , $\overline{RE} = V_{CC}$ , $DI = 0V$ or $V_{CC}$                   | Full         | -                | 0.05  | 1                | μΑ    |
| ESD PERFORMANCE                                         |                                     |                                                                                |              |                  | •     |                  |       |
| RS-485 Pins (A/Y, B/Z)                                  |                                     | IEC61000-4-2, Air-Gap Discharge Method                                         | 25           | -                | ±16.5 | -                | kV    |
| ISL3179E Only                                           |                                     | IEC61000-4-2, Contact Discharge Method                                         | 25           | -                | ±9    | -                | kV    |
|                                                         |                                     | Human Body Model, From Bus Pins to GND                                         | 25           | -                | ±16.5 | -                | kV    |
| RS-485 Pins (A, B, Y, Z)                                |                                     | IEC61000-4-2, Air-Gap Discharge Method                                         | 25           | -                | ±4    | -                | kV    |
| ISL3180E Only                                           |                                     | IEC61000-4-2, Contact Discharge Method                                         | 25           | -                | ±5    | -                | kV    |
|                                                         |                                     | Human Body Model, From Bus Pins to GND                                         | 25           | -                | ±12   | -                | kV    |
| All Pins                                                |                                     | HBM, per MIL-STD-883 Method 3015                                               | 25           | =                | >±9   | -                | kV    |
|                                                         |                                     | Machine Model                                                                  | 25           | =                | >±400 | -                | V     |
| DRIVER SWITCHING CHARACTE                               | RISTICS                             |                                                                                |              |                  |       |                  |       |
| Maximum Data Rate                                       | f <sub>MAX</sub>                    | $V_{OD} \ge \pm 1.5 \text{V}, R_D = 54 \Omega, C_L = 100 \text{pF (Figure 4)}$ | -40 to 85    | 40               | 60    | -                | Mbps  |
|                                                         |                                     |                                                                                | 125          | 16               | 32    | -                | Mbps  |
| Driver Differential Output Delay                        | t <sub>DD</sub>                     | $R_D = 54\Omega$ , $C_D = 50$ pF (Figure 2)                                    | Full         | -                | 11    | 16               | ns    |
| Prop Delay Part-to-Part Skew                            | t <sub>SKP-P</sub>                  | $R_D = 54\Omega$ , $C_D = 50pF$ (Figure 2), (Note 11)                          | Full         | -                | -     | 4                | ns    |
| Driver Differential Output Skew                         | tSKEW                               | $R_D = 54\Omega$ , $C_D = 50$ pF (Figure 2)                                    | Full         | -                | 0     | 1.5              | ns    |
| Driver Differential Rise or Fall Time                   | t <sub>R</sub> , t <sub>F</sub>     | $R_D = 54\Omega$ , $C_D = 50$ pF (Figure 2)                                    | Full         | -                | 4     | 7                | ns    |
| Driver Enable to Output High                            | t <sub>ZH</sub>                     | $R_L = 110\Omega$ , $C_L = 50$ pF, SW = GND (Figure 3), (Note 6)               | Full         | -                | 18    | 25               | ns    |
| Driver Enable to Output Low                             | t <sub>ZL</sub>                     | $R_L = 110\Omega$ , $C_L = 50$ pF, SW = $V_{CC}$ (Figure 3), (Note 6)          | Full         | -                | 16    | 25               | ns    |
| Driver Disable from Output High                         | t <sub>HZ</sub>                     | $R_L = 110\Omega$ , $C_L = 50$ pF, SW = GND (Figure 3),                        | Full         | -                | 15    | 25               | ns    |
| Driver Disable from Output Low                          | t <sub>LZ</sub>                     | $R_L = 110\Omega$ , $C_L = 50$ pF, SW = $V_{CC}$ (Figure 3),                   | Full         | -                | 18    | 25               | ns    |
| Time to Shutdown                                        | t <sub>SHDN</sub>                   | (Note 8)                                                                       | Full         | 60               | -     | 600              | ns    |
| Driver Enable from Shutdown to Output High              | tzh(SHDN)                           | $R_L = 110\Omega$ , $C_L = 50$ pF, SW = GND (Figure 3), (Notes 8, 9)           | Full         | -                | -     | 1000             | ns    |
| Driver Enable from Shutdown to Output Low               | tZL(SHDN)                           | $R_L = 110\Omega$ , $C_L = 50$ pF, SW = $V_{CC}$ (Figure 3), (Notes 8, 9)      | Full         | -                | -     | 1000             | ns    |
| RECEIVER SWITCHING CHARAC                               | TERISTICS                           |                                                                                |              |                  | ı     |                  |       |
| Maximum Data Rate                                       | f <sub>MAX</sub>                    | $V_{ID} = \pm 1.5V$                                                            | Full         | 40               | 60    | -                | Mbps  |
| Receiver Input to Output Delay                          | t <sub>PLH</sub> , t <sub>PHL</sub> | (Figure 5)                                                                     | Full         | -                | 10    | 16.5             | ns    |
| Prop Delay Part-to-Part Skew                            | t <sub>SKP-P</sub>                  | (Figure 5), (Note 11)                                                          | Full         | -                | -     | 4                | ns    |
| Receiver Skew   t <sub>PLH</sub> - t <sub>PHL</sub>     | tSKD                                | (Figure 5)                                                                     | Full         | -                | 0     | 1.5              | ns    |
| Receiver Enable to Output High                          | <sup>t</sup> ZH                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND (Figure 6), (Note 7)                | Full         | -                | 10    | 15               | ns    |

**Electrical Specifications** Test Conditions:  $V_{CC} = 3.0V$  to 3.6V; Typicals are at  $V_{CC} = 3.3V$ ,  $T_A = +25$ °C. (Note 3) (Continued)

| PARAMETER                                    | SYMBOL          | TEST CONDITIONS                                                           | TEMP<br>(°C) | MIN<br>(Note 13) | TYP | MAX<br>(Note 13) | UNITS |
|----------------------------------------------|-----------------|---------------------------------------------------------------------------|--------------|------------------|-----|------------------|-------|
| Receiver Enable to Output Low                | <sup>t</sup> ZL | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$ (Figure 6), (Note 7)      | Full         | -                | 11  | 15               | ns    |
| Receiver Disable from Output High            | t <sub>HZ</sub> | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND (Figure 6)                     | Full         | -                | 10  | 15               | ns    |
| Receiver Disable from Output Low             | t <sub>LZ</sub> | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$ (Figure 6)                | Full         | -                | 10  | 15               | ns    |
| Time to Shutdown                             | tSHDN           | (Note 8)                                                                  | Full         | 60               | -   | 600              | ns    |
| Receiver Enable from Shutdown to Output High | tZH(SHDN)       | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND (Figure 6), (Notes 8, 10)      | Full         | -                | -   | 1000             | ns    |
| Receiver Enable from Shutdown to Output Low  | tZL(SHDN)       | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$ (Figure 6), (Notes 8, 10) | Full         | -                | -   | 1000             | ns    |

#### NOTES:

- All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to device ground unless otherwise specified.
- 4. Supply current specification is valid for loaded drivers when DE = 0V.
- 5. Applies to peak current. See "Typical Performance Curves" on page 11 for more information.
- 6. Because of the shutdown feature, keep  $\overline{RE} = 0$  to prevent the device from entering SHDN.
- 7. Because of the shutdown feature, the  $\overline{RE}$  signal high time must be short enough (typically <100ns) to prevent the device from entering SHDN.
- 8. These IC's are put into shutdown by bringing RE high and DE low. If the inputs are in this state for less than 60ns, the parts are guaranteed not to enter shutdown. If the inputs are in this state for at least 700ns, the parts are guaranteed to have entered shutdown. See "Low Power Shutdown Mode" on page 10.
- 9. Keep  $\overline{RE} = V_{CC}$ , and set the DE signal low time >700ns to ensure that the device enters SHDN.
- 10. Set the RE signal high time >700ns to ensure that the device enters SHDN.
- 11. This is the part-to-part skew between any two units tested with identical test conditions (Temperature, V<sub>CC</sub>, etc.).
- 12.  $V_{CC} = 3.3V \pm 5\%$
- 13. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.

#### Test Circuits and Waveforms



FIGURE 1. DC DRIVER TEST CIRCUITS

intersil FN6365.2 April 22, 2008

FIGURE 1B. V<sub>OD</sub> WITH COMMON MODE LOAD

FIGURE 1A. V<sub>OD</sub> AND V<sub>OC</sub>

## Test Circuits and Waveforms (Continued)



FIGURE 2A. TEST CIRCUIT



FIGURE 2B. MEASUREMENT POINTS

#### FIGURE 2. DRIVER PROPAGATION DELAY AND DIFFERENTIAL TRANSITION TIMES



| PARAMETER             | OUTPUT | RE         | DI  | SW              |
|-----------------------|--------|------------|-----|-----------------|
| t <sub>HZ</sub>       | Y/Z    | Х          | 1/0 | GND             |
| t <sub>LZ</sub>       | Y/Z    | Х          | 0/1 | Vcc             |
| <sup>t</sup> ZH       | Y/Z    | 0 (Note 6) | 1/0 | GND             |
| t <sub>ZL</sub>       | Y/Z    | 0 (Note 6) | 0/1 | Vcc             |
| <sup>t</sup> ZH(SHDN) | Y/Z    | 1 (Note 9) | 1/0 | GND             |
| tZL(SHDN)             | Y/Z    | 1 (Note 9) | 0/1 | V <sub>CC</sub> |

FIGURE 3A. TEST CIRCUIT

3V DΕ 1.5V (Note 8) 0V tzH, tzH(SHDN) tHZ OUTPUT HIGH (Note 8) V<sub>OH</sub> - 0.5V OUT (Y, Z) tzl, tzl(SHDN) tLZ (Note 8) **VCC** OUT (Y, Z) **OUTPUT LOW** 

FIGURE 3B. MEASUREMENT POINTS

FIGURE 3. DRIVER ENABLE AND DISABLE TIMES



FIGURE 4A. TEST CIRCUIT



FIGURE 4B. MEASUREMENT POINTS

FIGURE 4. DRIVER DATA RATE

## Test Circuits and Waveforms (Continued)



FIGURE 5. RECEIVER PROPAGATION DELAY



| PARAMETER                       | DE | Α     | SW              |
|---------------------------------|----|-------|-----------------|
| t <sub>HZ</sub>                 | 0  | +1.5V | GND             |
| t <sub>LZ</sub>                 | 0  | -1.5V | V <sub>CC</sub> |
| t <sub>ZH</sub> (Note 7)        | 0  | +1.5V | GND             |
| t <sub>ZL</sub> (Note 7)        | 0  | -1.5V | V <sub>CC</sub> |
| t <sub>ZH(SHDN)</sub> (Note 10) | 0  | +1.5V | GND             |
| t <sub>ZL(SHDN)</sub> (Note 10) | 0  | -1.5V | V <sub>CC</sub> |



FIGURE 6A. TEST CIRCUIT

FIGURE 6B. MEASUREMENT POINTS

FIGURE 6. RECEIVER ENABLE AND DISABLE TIMES

### Application Information

RS-485 and RS-422 are differential (balanced) data transmission standards for use in long haul or noisy environments. RS-422 is a subset of RS-485, so RS-485 transceivers are also RS-422 compliant. RS-422 is a point-to-multipoint (multidrop) standard, which allows only one driver and up to 10 (assuming one unit load devices) receivers on each bus. RS-485 is a true multipoint standard, which allows up to 32 one unit load devices (any mix of drivers and receivers) on each bus. To allow for multipoint operation, the RS-485 spec requires that drivers must handle bus contention without sustaining any damage.

Another important advantage of RS-485 is the extended common mode range (CMR), which specifies that the driver outputs and receiver inputs withstand signals that range from +12V to -7V. RS-422 and RS-485 are intended for runs as long as 4000' (~1200m), so the wide CMR is necessary to handle ground potential differences, as well as voltages induced in the cable by external fields.

#### Receiver (Rx) Features

This transceiver utilizes a differential input receiver for maximum noise immunity and common mode rejection. Input sensitivity is ±200mV, as required by the RS-422 and RS-485 specifications. Receiver inputs function with common mode voltages as great as +9/-7V outside the power supplies (i.e., +12V and -7V), making them ideal for long networks, or industrial environments, where induced voltages are a realistic concern.

The receiver input resistance of  $50k\Omega$  surpasses the RS-422 specification of  $4k\Omega$ , and is 5x the RS-485 "Unit Load" (UL) requirement of  $12k\Omega$  minimum. Thus, the ISL3179E is known as a "one-fifth UL" transceiver, and there can be up to 160 devices on the RS-485 bus while still complying with the RS-485 loading specification.

The receiver is a "Full Fail-Safe" version that guarantees a high level receiver output if the receiver inputs are unconnected (floating), shorted together, or connected to a terminated bus with all the transmitters disabled (terminated/undriven).

Rx outputs deliver large low state currents (typically 28mA at  $V_{OL}$  = 1V) to ease the design of optically coupled isolated networks.

Receivers easily meet the 40Mbps data rate supported by the driver, and the receiver output is tri-statable via the active low  $\overline{\text{RE}}$  input.

#### Driver (Tx) Features

The RS-485/RS-422 driver is a differential output device that delivers at least 1.5V across a  $54\Omega$  load (RS-485), and at least 2V across a  $100\Omega$  load (RS-422). The drivers feature low propagation delay skew to maximize bit width, and to minimize EMI.

Outputs of the drivers are not slew rate limited, so faster output transition times allow data rates of at least 40Mbps. Driver outputs are tri-statable via the active high DE input.

For parallel applications, bit-to-bit skews between any two transmitter and receiver pairs are guaranteed to be no worse than 8ns (4ns max for any two Tx, 4ns max for any two Rx).

#### **ESD Protection**

All pins on the ISL3179E and ISL3180E include class 3 (>9kV) Human Body Model (HBM) ESD protection structures, but the RS-485 pins (driver outputs and receiver inputs) incorporate advanced structures allowing them to survive ESD events in excess of ±16.5kV HBM (ISL3179E) or ±12kV HBM (ISL3180E), and ±16.5kV (ISL3179E) or ±4kV (ISL3180E) IEC61000-4-2. The RS-485 pins are particularly vulnerable to ESD strikes because they typically connect to an exposed port on the exterior of the finished product. Simply touching the port pins, or connecting a cable, can cause an ESD event that might destroy unprotected ICs. These new ESD structures protect the device whether or not it is powered up, and without degrading the RS-485 common mode range of -7V to +12V. This built-in ESD protection eliminates the need for board level protection structures (e.g., transient suppression diodes), and the associated, undesirable capacitive load they present.

#### IEC61000-4-2 Testing

The IEC61000 test method applies to finished equipment, rather than to an individual IC. Therefore, the pins most likely to suffer an ESD event are those that are exposed to the outside world (the RS-485 pins in this case), and the IC is tested in its typical application configuration (power applied) rather than testing each pin-to-pin combination. The IEC61000 standard's lower current limiting resistor coupled with the larger charge storage capacitor yields a test that is much more severe than the HBM test. The extra ESD protection built into the ISL3179E's RS-485 pins allows the design of equipment meeting level 4 criteria without the need for additional board level protection on the RS-485 port.

#### AIR-GAP DISCHARGE TEST METHOD

For this test method, a charged probe tip moves toward the IC pin until the voltage arcs to it. The current waveform delivered to the IC pin depends on approach speed, humidity, temperature, etc., so it is more difficult to obtain repeatable results. The ISL3179E RS-485 pins withstand ±16.5kV air-gap discharges, while the ISL3180E's RS-485 pins withstand ±4kV.

#### CONTACT DISCHARGE TEST METHOD

During the contact discharge test, the probe contacts the tested pin before the probe tip is energized, thereby eliminating the variables associated with the air-gap discharge. The result is a more repeatable and predictable test, but equipment limits prevent testing devices at voltages

higher than ±9kV. The RS-485 pins of the ISL3179E survive ±9kV contact discharges, while the ISL3180E's RS-485 pins withstand ±5kV.

#### **Hot Plug Function**

When a piece of equipment powers up, there is a period of time where the processor or ASIC driving the RS-485 control lines (DE,  $\overline{\text{RE}}$ ) is unable to ensure that the RS-485 Tx and Rx outputs are kept disabled. If the equipment is connected to the bus, a driver activating prematurely during power up may crash the bus. To avoid this scenario, the ISL3179E and ISL3180E incorporate a "Hot Plug" function. Circuitry monitoring VCC ensures that, during power up and power down, the Tx and Rx outputs remain disabled, regardless of the state of DE and  $\overline{\text{RE}}$ , if VCC is less than ~2.4V. This gives the processor/ASIC a chance to stabilize and drive the RS-485 control lines to the proper states.



FIGURE 7. HOT PLUG PERFORMANCE (ISL3179E) vs ISL83485 WITHOUT HOT PLUG CIRCUITRY

#### Data Rate, Cables, and Terminations

RS-485/RS-422 are intended for network lengths up to 4000', but the maximum system data rate decreases as the transmission length increases. Devices operating at 40Mbps are limited to lengths less than 100'.

Twisted pair is the cable of choice for RS-485/RS-422 networks. Twisted pair cables tend to pick up noise and other electromagnetically induced voltages as common mode signals, which are effectively rejected by the differential receiver in this IC.

Proper termination is imperative to minimize reflections. In point-to-point, or point-to-multipoint (single driver on bus) networks, the main cable should be terminated in its characteristic impedance (typically  $120\Omega$ ) at the end farthest from the driver. In multi-receiver applications, stubs connecting receivers to the main cable should be kept as short as possible. Multipoint (multi-driver) systems require that the main cable be terminated in its characteristic

10

impedance at both ends. Stubs connecting a transceiver to the main cable should be kept as short as possible.

The ISL3179E, and ISL3180E may also be used at slower data rates over longer cables, but there are some limitations. The Rx is optimized for high speed operation, so its output may glitch if the Rx input differential transition times are too slow. Keeping the transition times below 500ns, which equates to the Tx driving a 1000' (305m) CAT 5 cable, yields excellent performance over the full operating temperature range.

#### **Built-In Driver Overload Protection**

As stated previously, the RS-485 specification requires that drivers survive worst case bus contentions undamaged. These transmitters meet this requirement via driver output short circuit current limits, and on-chip thermal shutdown circuitry.

The driver output stages incorporate short circuit current limiting circuitry which ensures that the output current never exceeds the RS-485 specification, even at the common mode voltage range extremes. In the event of a major short circuit condition, the device also includes a thermal shutdown feature that disables the drivers whenever the die temperature becomes excessive. This eliminates the power dissipation, allowing the die to cool. The drivers automatically reenable after the die temperature drops about +15°C. If the contention persists, the thermal shutdown/reenable cycle repeats until the fault is cleared. Receivers stay operational during thermal shutdown.

#### Low Power Shutdown Mode

This BiCMOS transceiver uses a fraction of the power required by their bipolar counterparts, but it also includes a shutdown feature that reduces the already low quiescent  $I_{CC}$  to a 50nA trickle. It enters shutdown whenever the receiver and driver are *simultaneously* disabled ( $\overline{RE} = V_{CC}$  and DE = GND) for a period of at least 600ns. Disabling both the driver and the receiver for less than 60ns guarantees that the transceiver will not enter shutdown.

Note that receiver and driver enable times increase when the transceiver enables from shutdown. Refer to Notes 6, 7, 8, 9 and 10, at the end of the "Electrical Specification" table on page 6, for more information.

## Typical Performance Curves V<sub>CC</sub> = 3.3V, T<sub>A</sub> = +25°C; Unless Otherwise Specified



FIGURE 8. DRIVER OUTPUT CURRENT VS DIFFERENTIAL OUTPUT VOLTAGE



FIGURE 9. DRIVER DIFFERENTIAL OUTPUT VOLTAGE vs TEMPERATURE



FIGURE 10. DRIVER OUTPUT CURRENT VS SHORT CIRCUIT VOLTAGE



FIGURE 11. SUPPLY CURRENT vs TEMPERATURE



FIGURE 12. DRIVER DIFFERENTIAL PROPAGATION DELAY vs TEMPERATURE



FIGURE 13. DRIVER DIFFERENTIAL SKEW vs TEMPERATURE

intersil FN6365.2 April 22, 2008

## **Typical Performance Curves** V<sub>CC</sub> = 3.3V, T<sub>A</sub> = +25°C; Unless Otherwise Specified (Continued)



FIGURE 14. DRIVER AND RECEIVER WAVEFORMS



FIGURE 16. DRIVER AND RECEIVER WAVEFORMS DRIVING 100  $^{\circ}$  (31m) OF CAT5 CABLE (DOUBLE TERMINATED WITH 120 $\Omega$ )



FIGURE 18. RECEIVER OUTPUT CURRENT VS RECEIVER OUTPUT VOLTAGE



FIGURE 15. DRIVER AND RECEIVER WAVEFORMS



FIGURE 17. DRIVER AND RECEIVER WAVEFORMS DRIVING 500' (152m) OF CAT5 CABLE (DOUBLE TERMINATED WITH 120 $\Omega$ )

FN6365.2 April 22, 2008

## Die Characteristics

SUBSTRATE AND DFN THERMAL PAD POTENTIAL (POWERED UP):

GND

TRANSISTOR COUNT:

768

PROCESS:

Si Gate BiCMOS

## Mini Small Outline Plastic Packages (MSOP)



#### NOTES:

- These package dimensions are within allowable dimensions of JEDEC MO-187BA.
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1994.
- Dimension "D" does not include mold flash, protrusions or gate burrs and are measured at Datum Plane. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- Dimension "E1" does not include interlead flash or protrusions and are measured at Datum Plane. -H- Interlead flash and protrusions shall not exceed 0.15mm (0.006 inch) per side.
- 5. Formed leads shall be planar with respect to one another within 0.10mm (0.004) at seating Plane.
- 6. "L" is the length of terminal for soldering to a substrate.
- 7. "N" is the number of terminal positions.
- 8. Terminal numbers are shown for reference only.
- Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.003 inch) total in excess of "b" dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm (0.0027 inch).
- 10. Datums -A and -B to be determined at Datum plane -H .
- Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only.

## M8.118 (JEDEC MO-187AA) 8 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE

| O LEAD MINI OMALL COTLINE I LACTIO I ACKAGE |                |                 |                |                 |       |
|---------------------------------------------|----------------|-----------------|----------------|-----------------|-------|
|                                             | INCHES         |                 | MILLIN         |                 |       |
| SYMBOL                                      | MIN            | MAX             | MIN            | MAX             | NOTES |
| А                                           | 0.037          | 0.043           | 0.94           | 1.10            | -     |
| A1                                          | 0.002          | 0.006           | 0.05           | 0.15            | -     |
| A2                                          | 0.030          | 0.037           | 0.75           | 0.95            | -     |
| b                                           | 0.010          | 0.014           | 0.25           | 0.36            | 9     |
| С                                           | 0.004          | 0.008           | 0.09           | 0.20            | -     |
| D                                           | 0.116          | 0.120           | 2.95           | 3.05            | 3     |
| E1                                          | 0.116          | 0.120           | 2.95           | 3.05            | 4     |
| е                                           | 0.026          | BSC             | 0.65 BSC       |                 | -     |
| E                                           | 0.187          | 0.199           | 4.75           | 5.05            | -     |
| L                                           | 0.016          | 0.028           | 0.40           | 0.70            | 6     |
| L1                                          | 0.037 REF      |                 | 0.95 REF       |                 | -     |
| N                                           | 8              |                 | 8              |                 | 7     |
| R                                           | 0.003          | -               | 0.07           | -               | -     |
| R1                                          | 0.003          | -               | 0.07           | -               | -     |
| 0                                           | 5 <sup>0</sup> | 15 <sup>0</sup> | 5 <sup>0</sup> | 15 <sup>0</sup> | -     |
| α                                           | 0°             | 6 <sup>0</sup>  | 0°             | 6 <sup>0</sup>  | -     |

Rev. 2 01/03

## Dual Flat No-Lead Plastic Package (DFN)









L10.3x3C

10 LEAD DUAL FLAT NO-LEAD PLASTIC PACKAGE

|        | ı              |          |      |       |
|--------|----------------|----------|------|-------|
| SYMBOL | MIN NOMINAL    |          | MAX  | NOTES |
| Α      | 0.85           | 0.90     | 0.95 | -     |
| A1     | -              | -        | 0.05 | -     |
| А3     |                | 0.20 REF |      | -     |
| b      | 0.20 0.25 0    |          | 0.30 | 5, 8  |
| D      |                | -        |      |       |
| D2     | 2.33 2.38      |          | 2.43 | 7, 8  |
| E      | 3.00 BSC       |          |      | -     |
| E2     | 1.59 1.64 1.69 |          | 7, 8 |       |
| е      | 0.50 BSC       |          |      | -     |
| k      | 0.20           | 0.20 -   |      | -     |
| L      | 0.35           | 0.40     | 0.45 | 8     |
| N      |                | 2        |      |       |
| Nd     |                | 3        |      |       |

Rev. 1 4/06

#### NOTES:

- 1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
- 2. N is the number of terminals.
- 3. Nd refers to the number of terminals on D.
- 4. All dimensions are in millimeters. Angles are in degrees.
- 5. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.
- 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.
- Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance.
- 8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389.
- 9. COMPLIANT TO JEDEC MO-229-WEED-3 except for dimensions E2 & D2.

## Small Outline Plastic Packages (SOIC)



#### NOTES:

- Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side
- 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
- 6. "L" is the length of terminal for soldering to a substrate.
- 7. "N" is the number of terminal positions.
- 8. Terminal numbers are shown for reference only.
- The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch).
- Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.

M8.15 (JEDEC MS-012-AA ISSUE C)
8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE

|        | INCHES    |        | MILLIMETERS |      |       |
|--------|-----------|--------|-------------|------|-------|
| SYMBOL | MIN       | MAX    | MIN         | MAX  | NOTES |
| Α      | 0.0532    | 0.0688 | 1.35        | 1.75 | -     |
| A1     | 0.0040    | 0.0098 | 0.10        | 0.25 | -     |
| В      | 0.013     | 0.020  | 0.33        | 0.51 | 9     |
| С      | 0.0075    | 0.0098 | 0.19        | 0.25 | -     |
| D      | 0.1890    | 0.1968 | 4.80        | 5.00 | 3     |
| Е      | 0.1497    | 0.1574 | 3.80        | 4.00 | 4     |
| е      | 0.050 BSC |        | 1.27 BSC    |      | -     |
| Н      | 0.2284    | 0.2440 | 5.80        | 6.20 | -     |
| h      | 0.0099    | 0.0196 | 0.25        | 0.50 | 5     |
| L      | 0.016     | 0.050  | 0.40        | 1.27 | 6     |
| N      | 8         |        | 8           |      | 7     |
| α      | 0°        | 8°     | 0°          | 8°   | -     |

Rev. 1 6/05

## Small Outline Plastic Packages (SOIC)



#### NOTES:

- Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- Dimension "D" does not include mold flash, protrusions or gate burrs.
   Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- 4. Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side.
- 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
- 6. "L" is the length of terminal for soldering to a substrate.
- 7. "N" is the number of terminal positions.
- 8. Terminal numbers are shown for reference only.
- The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch).
- Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.

M14.15 (JEDEC MS-012-AB ISSUE C)
14 LEAD NARROW BODY SMALL OUTLINE PLASTIC
PACKAGE

|        | INCHES    |        | MILLIMETERS |      |       |
|--------|-----------|--------|-------------|------|-------|
| SYMBOL | MIN       | MAX    | MIN         | MAX  | NOTES |
| Α      | 0.0532    | 0.0688 | 1.35        | 1.75 | -     |
| A1     | 0.0040    | 0.0098 | 0.10        | 0.25 | -     |
| В      | 0.013     | 0.020  | 0.33        | 0.51 | 9     |
| С      | 0.0075    | 0.0098 | 0.19        | 0.25 | -     |
| D      | 0.3367    | 0.3444 | 8.55        | 8.75 | 3     |
| Е      | 0.1497    | 0.1574 | 3.80        | 4.00 | 4     |
| е      | 0.050 BSC |        | 1.27 BSC    |      | -     |
| Н      | 0.2284    | 0.2440 | 5.80        | 6.20 | -     |
| h      | 0.0099    | 0.0196 | 0.25        | 0.50 | 5     |
| L      | 0.016     | 0.050  | 0.40        | 1.27 | 6     |
| N      | 14        |        | 1           | 4    | 7     |
| α      | 0°        | 8º     | 0°          | 8°   | -     |

Rev. 0 12/93

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com