EPF6010ATC144-1
Programmable Logic Device Family
Features...
Provides an ideal low-cost, programmable alternative to highvolume gate array applications and allows fast design changes
during prototyping or design testing
Product features
Register-rich, look-up table- (LUT-) based architecture
OptiFLEX
®
architecture that increases device area efficiency
Typical gates ranging from 5,000 to 24,000 gates (see Table 1)
Built-in low-skew clock distribution tree
100% functional testing of all devices; test vectors or scan chains
are not required
System-level features
In-circuit reconfigurability (ICR) via external configuration
device or intelligent controller
5.0-V devices are fully compliant with peripheral component
interconnect Special Interest Group (PCI SIG) PCI Local Bus
Specification, Revision 2.2
Built-in Joint Test Action Group (JTAG) boundary-scan test
(BST) circuitry compliant with IEEE Std. 1149.1-1990, available
without consuming additional device logic
MultiVolt
TM
I/O interface operation, allowing a device to bridge
between systems operating at different voltages
Low power consumption (typical specification less than 0.5 mA
in standby mode)
3.3-V devices support hot-socketing
Because of wholesale price is different from sample price, our website can not state. Please send your required part number via email Sales@hkmjd.com or add Skype address mjdccm898 for talking. As well as welcome you call us : 0755-83957301 We will send offer for you; Sometimes manufacturer's price is unstable, so we don't adjust price in time. if you feel price is a little high for you, just feel free to contact us for consultation. Thank you for your support !
批发与零售价位不同,无法一一明示,详情请通过邮件或客服咨询(国内销售部电话:0755-83957301,企业QQ2850151585), 由于电子元器件价格不稳定,时常有稍许变动,本公司未能及时调整,如您觉得售价不适,请与我们说明并适当议价,谢谢支持。